The present invention comprises cost-effectively manufactured, electrically conductive and mechanically compliant micro-leads and a method of utilizing these compliant micro-leads to interconnect area grid array chip scale packages ("csps") to printed wiring boards ("PWBs"). The preferred method includes orienting a plurality of conductive compliant micro-leads, secured to one another in parallel with tie bars and tooling, to align with a corresponding pattern of conductive pads located along the surface of an area grid array csp. The compliant micro-leads are electrically connected and mechanically secured to the corresponding connecting surfaces of the area grid array csp. Next, the securing tie bars and the tooling are removed. The opposite ends of the conductive compliant micro-leads are then oriented to align with a corresponding pattern of conductive surface pads on a PWB. The opposite end of each compliant micro-lead is then electrically connected and mechanically secured to its corresponding connecting pad located on the surface of the PWB, thereby establishing a compliant electrical connection between the area grid array csp and the PWB. An alternative embodiment of the present invention utilizes an area grid array interposer with compliant micro-leads to provide additional compliancy.
|
1. A method of connecting an area grid array chip scale package (csp) to a printed wiring board (PWB), comprising:
forming a lead matrix in a conductive material by etching the conductive material in a predetermined pattern to form a plurality of conductive leads substantially parallel to one another and substantially perpendicular to the csp and the PWB, the leads being formed integrally with at least one tie bar, each lead having a body with first and second ends; orienting a first side of the lead matrix so that the first ends of the leads are aligned with a reciprocal matrix of conductive surface pads on the area grid array csp; electrically connecting the conductive surface pads of the area grid array csp to the respective first ends of the leads; removing the tie bar from the lead matrix; orienting a second side of the lead matrix so that the second ends of the leads are aligned with a reciprocal matrix of conductive surface pads of the PWB; and electrically connecting the conductive surface pads of the PWB to the respective second ends of the leads thereby establishing an electrical connection between the area grid array csp and the PWB, the lead bodies defining a space between the carrier and the chip or board to which the first ends of the leads are connected, the space containing the intermediate portion of the lead bodies.
6. A method of connecting an area grid array chip-scale package (csp) to an interposer and a printed wiring board (PWB) comprising:
providing a matrix of a plurality of conductive leads secured relative to one another in parallel, the leads being etched in a conductive material and having respective longitudinal axes substantially perpendicular to respective planes of the csp, the interposer and the PWB, each lead having a body having first second ends formed integrally with a tie bar of the conductive material at the second ends; orienting a first side of the lead matrix so that the first ends of the leads are aligned with a reciprocal matrix of conductive surface pads on the area grid array interposer; electrically connecting the conductive surface pads of the area grid array interposer to the respective first ends of the leads; removing the tie bar of conductive material; orienting a second side of the lead matrix so that the second ends of the leads are aligned with a reciprocal matrix of conductive surface pads of the PWB; electrically connecting the conductive surface pads of the PWB to the respective second ends of the lead matrix, thereby establishing an electrical connection between the area grid array interposer and the PWB, the lead bodies defining a space between the carrier and the chip or board to which the first ends of the leads are connected, the space containing the intermediate portion of the lead bodies; and electrically connecting the area grid array interposer to the area grid array csp, thereby establishing an electrical connection between the area grid array csp and the PWB.
2. A method of connecting an area grid array chip-scale package (csp) to a printed wiring board (PWB), comprising:
forming a micro-lead matrix by etching a plurality of conductive leads in a conductive material, the leads having bodies with first and second ends with at least the second ends integrally formed with a tie bar of the conductive material; providing an attachment tool having a matrix of holes formed therein, a first side and a second side; mounting the lead bodies in the holes of the attachment tool so that respective first and second ends of each lead are exposed to the respective first and second sides of the attachment tool, the leads being aligned substantially in parallel with one another, with a longitudinal axis of the leads being substantially perpendicular to a plane defined by the attachment tool, each lead having an intermediate portion exposed to at least one side of the attachment tool and a first near the first side of the attachment tool and a second end near the second side of the attachment tool, the intermediate portion not being in alignment with the longitudinal axis; applying a solder paste to a matrix of conductive pads of the area grid array csp to form solder posts extending upward from each of the conductive surface pads of the area grid array csp; orienting the first ends of the leads on the first side of the attachment tooling of to align with the solder posts on the area grid array csp so that the leads and the solder posts are arranged end to end; applying a convection or vapor phase reflow process to area grid array csp and micro-lead matrix thereby producing an electrical connection between the leads and the conductive surface pads of the area grid array csp; applying a solder paste to a matrix of conductive surface pads of the PWB to form solder posts extending upward from each of the conductive surface pads of the matrix of the PWB; removing the tie bar of the conductive material from the second ends of the leads; orienting the second ends of the leads to align with the solder posts on the PWB so that the leads and the solder posts are arranged end to end; and applying a convection or vapor phase reflow process to PWB and micro-lead matrix to cause reflow of the solder posts on the PWB with the ends of the leads, thereby producing an electrical connection between the csp and the PWB, the intermediate portions of the lead bodies being in a space between the csp and the PWB to which the distal ends of the leads are connected.
7. A method of connecting an area grid array chip-scale package (csp) to a printed wiring board (PWB), comprising:
providing a micro-lead matrix including plurality of conductive leads, the leads having bodies with first and second ends formed by etching a conductive material, the second ends being formed integrally with a tie bar of the conductive material; providing an attachment tool having a matrix of holes formed therein and first and second sides; mounting bodies in the holes of the attachment tool so that respective first and second ends of each lead are exposed at the respective first and second sides of the attachment tool, the leads being aligned substantially in parallel with one another, with respective longitudinal axes of the leads being substantially perpendicular to a plane defined by the attachment tool, each lead having an intermediate portion exposed to at least one side of the attachment tool and a first end which is distal from the carrier, the intermediate portion not being in alignment with the longitudinal axis; applying a solder paste to a matrix of conductive surface pads of the area grid array interposer to form solder posts extending upward from each of the conductive surface pads of the area grid array interposer; orienting the first ends of the leads on the first side of the attachment tool to align with the solder posts on the area grid array interposer so that the leads and the solder posts are arranged end to end; applying a convection or vapor phase reflow process to area grid array interposer and micro-lead matrix thereby producing an electrical connection between the leads and the conductive surface pads of the area grid array interposer; applying a solder paste to a matrix of conductive surface pads of the PWB to form solder posts extending upward from each of the conductive surface pads of the matrix of the PWB; removing the tie bar of the conductive material; orienting the second ends of the leads on the second side of the attachment tool to align with the solder posts on the PWB so that the leads and the solder posts are arranged end to end; and applying a convection or vapor phase reflow process to the PWB and micro-lead matrix to cause reflow of the solder posts on the PWB with the ends of the leads on the second side of the lead matrix thereby producing an electrical connection between the interposer and the PWB, the intermediate portions of the lead bodies being in a space between the interposer and the PWB to which the distal ends of the leads are connected.
3. The method of
after the step of applying a convection or vapor phase reflow process to PWB and micro-lead matrix, dissolving the attachment tool of the micro-lead matrix.
4. The method of
overlaying a stencil having a matrix of holes onto the area grid array csp prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the area grid array csp; and removing the stencil from the connecting surface of the area grid array csp after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the area grid array csp.
5. The method of
overlaying a stencil having a matrix of holes onto the PWB prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the PWB; and removing the stencil from the connecting surface of the PWB after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the PWB.
8. The method of
after the step of applying a convection or vapor phase reflow process to PWB and micro-lead matrix, dissolving the attachment tool of the micro-lead matrix second applying step, dissolving the attachment tool of the micro-lead matrix.
9. The method of
overlaying a stencil having a matrix of holes onto the area grid array interposer prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the area grid array interposer; and removing the stencil from the connecting surface of the area grid array interposer after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the area grid array interposer.
10. The method of
overlaying a stencil having a matrix of holes onto the PWB prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the PWB; and removing the stencil from the connecting surface of the PWB after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the PWB.
11. The method of
overlaying a stencil having a matrix of holes onto the interposer prior to applying solder paste to match the holes of the stencil with the connecting surface pads of the interposer; and removing the stencil from the connecting surface of the interposer after applying the solder paste so that solder posts remain extending upward from the connecting surface pads of the interposer.
|
This application claims priority from U.S. Provisional Applications No. 60/318,465 and No. 60/318,480, both filed Sep. 10, 2001. The disclosures of both provisional applications are hereby incorporated by reference.
1. Field of the Invention
The present invention relates to the mounting and connecting of devices and, in particular, to the mounting and connecting of microelectronic units such as chip scale packages ("CSPs") on printed wiring boards ("PWBs").
2. Description of the Prior Art
Early methods of mounting and connecting semiconductor chips to PWBs frequently resulted in unreliable connections. Specifically, the early methods provided an electrical connection between a semiconductor chip and a PWB that consisted of a solder joint. Though suitable for environments such as desktop use, such electrical connections proved unreliable in harsh environments that subject the board and chip to vibrations and temperature variations. The vibrations frequently caused fatigue failures in the solder joints. Temperature variations caused connection failures due to the difference in the thermal coefficients of expansion ("TCE") for the semiconductor chips and the PWB. A material's TCE is the rate at which the material expands or contracts in relation to changes in its temperature. PWBs, for example, frequently have a TCE that is higher than that of the semiconductor chips.
The differences in the TCEs for PWBs and semiconductor chips frequently caused solder joint strains on early chip mounted boards and often interrupted the electrical connections between the semiconductor chips and the PWB. To solve this problem, manufacturers developed improved methods of connecting semiconductor chips to PWBs. For example, manufacturers developed peripheral grid array ("PGA") chips configured to have leads arranged about the chip's periphery.
As shown in U.S. Pat. No. 4,827,611, No. 5,294,039, and No. 5,317,479, PGA chip design initially incorporated S-shape leads to compensate for the different TCEs for the PGA chip and the PWB. However, the drive to miniaturize semiconductor chip and PWB assemblies soon led to the development of C-shaped leads, because the S-shaped leads left too much space between the surface of the PWB and semiconductor chip. The C-shaped leads reduced the spacing between the surface of the chip and the PWB, and thus provided a mounted chip with a profile lower than a chip equipped with S-shaped leads. When used in external environments, which subjected the mounted assembly to vibration and wide temperature variations, the C-shape retained the lead's ability to compensate for the different TCEs of the chip and the PWB.
Prior to the advent of area grid array ("AGA") semiconductor chips, the C-shaped and the S-shaped leads proved adequate in dealing with the problem of differing TCEs for PGA semiconductor chips and PWBs. With AGA chips, however, the conductive connecting surface pads of the chip are arranged in a matrix array. Each connecting surface pad in the matrix is electrically coupled to a similar conductive pad located within a reciprocal corresponding matrix on the PWB. The means used to connect the AGA chip to the PWB typically consists of solder joints individually formed into a spherical shape. AGA chips, which employ the typical solder ball joints, are sometimes referred to as ball grid array ("BGA") chips. Prior art
One attempted solution includes the use of solder columns instead of solder ball spheres. The solder columns are typically made of solder alloy having a composition of 10 weight percent tin and 90 weight percent lead. However, solder columns do not provide improved strength or reliability over solder balls. In addition, the high lead content of this solder alloy is highly undesirable because of heavy environmental pressure to avoid introducing additional lead into the environment.
Attempts have been made to use conductive leads to connect an AGA chip to a PWB. For example, U.S. Pat. No. 5,455,390 discloses a method of placing a plurality of conductive connecting leads between the conductive surface pads of the AGA chips and the corresponding connecting surface pads of the PWB. However, this method still results in connection failures because relatively unreliable materials, for example, gold, are used to make the conductive connecting leads.
U.S. Pat. No. 6,000,126 discloses an improved method of interconnecting an AGA chip to a printed wiring board. This method includes orienting a first side of a matrix of a plurality of conductive leads, secured relative to one another in parallel by an insulating carrier, so that the first ends of the leads are aligned with a corresponding matrix of conductive surface pads on an AGA chip. The leads are electrically connected to the corresponding conductive surfaces of the AGA chip. Next, the second side of the matrix of leads is oriented so that the second ends of the leads are aligned with a corresponding matrix of connecting surface pads on a PWB. The leads of the second side of the matrix are electrically connected to the corresponding conductive surface pads of the PWB, thereby establishing an electrical connection between the AGA chip and the PWB. While this method offers substantial advantages over the prior art, implementation remains relatively expensive, and the electronic assemblies that incorporate this method continue to experience interconnection reliability problems when subjected to harsh environmental conditions. In addition, this method is not applicable to modern plastic encapsulated microelectronic ("PEM") chip scale packages ("CSP") with fine-pitch (0.8 mm or less) AGA type interconnections involving miniature solder balls (0.5 mm or less) on miniature pads (0.3 mm or less).
The present invention comprises cost-effectively manufactured, electrically conductive and mechanically compliant micro-leads and a method of utilizing these compliant micro-leads to interconnect an area grid array CSP to a PWB. The preferred method includes orienting a plurality of conductive compliant micro-leads, secured to one another in parallel with tie bars and tooling, to align with a corresponding pattern of conductive pads located along the surface of an area grid array CSP. The compliant micro-leads are electrically connected and mechanically secured to the connecting surfaces of the area grid array CSP. Next, the securing tie bars and tooling are removed. The opposite ends of the conductive compliant micro-leads are then oriented to align with a corresponding pattern of conductive surface pads on a PWB. The opposite end of each compliant micro-lead is then electrically connected and mechanically secured to its corresponding connecting pad located on the surface of the PWB, thereby establishing a compliant electrical connection between the area grid array CSP and the PWB.
The compliant micro-leads of the present invention provide more mechanical compliancy than the solder balls or wire leads known in the art, and thus can better accommodate TCE mismatch between the area grid array CSP, solder joints and PWB. This capability enables electronic assemblies incorporating the compliant micro-leads and the method of the present invention to operate reliably over a wider temperature range. In a preferred embodiment, copper compliant micro-leads provide the additional thermal and electrical conductivity required by ever more robust components that consume ever-increasing amounts of power.
In addition to enhancing electrical and thermal conductivity in both favorable and unfavorable external environments, the conductive compliant micro-leads of the present invention offer a cost-effective method of replacing conductive solder balls of an area grid array CSP with lead-free, environmentally friendly metals. Compliant micro-leads thus provide an economically feasible way to advance the lead-free initiative advocated by many governments around the globe. Compared to lead solder balls of equal diameter, compliant micro-leads are also lighter in weight. The present invention contemplates the use of "lead-free" solder and can be easily applied to new area grid array CSP and plastic grid array (PGA). The compliant micro-leads may alternatively be attached by conductive adhesive or socket or compression fittings. An alternative embodiment of the present invention utilizes an area grid array interposer with compliant micro-leads to provide additional compliancy.
Thus, it is an object of the present invention to provide inexpensive and reliable electrical connections for area grid array CSP/PWB assemblies operating in harsh external environments. Another object of the present invention is to provide an electrical connection that exhibits improved thermal and electrical conductivity. Still another object of the present invention is to provide a lead-free alternative way to electrically interconnect area grid array CSP to PWB. It is a further object of the present invention to reduce the electrical interconnection's contribution to overall weight of an electronic assembly.
Other features, objects and advantages of the invention will become apparent from the following description and drawings, in which the details of the invention are fully and completely disclosed as a part of this specification.
Compliant micro-lead frame 100 of the present invention is illustrated in
Compliant micro-leads 7 are made from an electrically conductive, flexible material such as copper. Compliant micro-leads 7 are preferably formed in a square shape and are preferably plated with tin, lead-free alloy, tin:lead alloy, or nickel:silver alloy. Compliant micro-leads 7 preferably have a length 5 between 2.0 and 2.5 millimeters, with 2.0 millimeters being the preferred length. Compliant micro-leads 7 preferably have a thickness 8 and width 1 of about 0.127 millimeter.
Compliant micro-lead frame 100 is preferably fabricated from a 0.127 millimeter thick copper sheet using typical printing, etching and plating processes known in the art and available in most PWB fabrication shops. The design illustrated in
Compliant micro-lead frame attachment tool 10 of the present invention is illustrated in
Attachment tool 10 is preferably made of stainless steel, aluminum, or titanium alloys, because they do not adhere to most solder alloys. Other materials having this property may be used as well. Stainless steel alloy 302 is preferred.
As shown in
Whereas the present invention has been described with respect to specific embodiments thereof, it will be understood that various changes and modifications will be suggested to one skilled in the art and it is intended that the invention encompass such changes and modifications as fall within the scope of the appended claims.
Patent | Priority | Assignee | Title |
7245022, | Nov 25 2003 | ULTRATECH, INC | Semiconductor module with improved interposer structure and method for forming the same |
7663529, | Aug 15 2006 | MAXAR MISSION SOLUTIONS INC ; RADIANT MISSION SOLUTIONS INC | Methods for two-dimensional autofocus in high resolution radar systems |
7669752, | Dec 30 2004 | Harima Chemicals, Inc. | Flux for soldering and circuit board |
7684205, | Feb 22 2006 | GENERAL DYNAMICS MISSION SYSTEMS, INC | System and method of using a compliant lead interposer |
7843377, | Aug 15 2006 | MAXAR MISSION SOLUTIONS INC ; RADIANT MISSION SOLUTIONS INC | Methods for two-dimensional autofocus in high resolution radar systems |
8196291, | Nov 06 2006 | GENERAL DYNAMICS ADVANCED INFORMATION SYSTEMS, INC | Method for manufacturing leads |
8549737, | Feb 22 2006 | General Dynamics Advanced Information Systems, Inc. | Method of connecting a grid array package to a printed circuit board |
Patent | Priority | Assignee | Title |
4616406, | Sep 27 1984 | MUTOH AMERICA INC | Process of making a semiconductor device having parallel leads directly connected perpendicular to integrated circuit layers therein |
4827611, | Mar 28 1988 | GENERAL DYNAMICS INFORMATION SYSTEMS, INC | Compliant S-leads for chip carriers |
5294039, | Sep 30 1991 | GENERAL DYNAMICS INFORMATION SYSTEMS, INC | Plated compliant lead |
5317479, | Sep 30 1991 | GENERAL DYNAMICS INFORMATION SYSTEMS, INC | Plated compliant lead |
5342992, | Oct 11 1991 | KYOCERA INTERNATIONAL INC | Pin grid array package with pin through plating |
5362985, | May 27 1993 | Super Talent Electronics, Inc | Packaged integrated circuit add-on card and method of manufacture |
5455390, | Feb 01 1994 | Tessera, Inc. | Microelectronics unit mounting with multiple lead bonding |
5650667, | Oct 30 1995 | National Semiconductor Corporation | Process of forming conductive bumps on the electrodes of semiconductor chips using lapping and the bumps thereby created |
5866939, | Jan 21 1996 | AMKOR TECHNOLOGY SINGAPORE HOLDING PTE LTD | Lead end grid array semiconductor package |
6000126, | Mar 29 1996 | GENERAL DYNAMICS INFORMATION SYSTEMS, INC | Method and apparatus for connecting area grid arrays to printed wire board |
6078500, | May 12 1998 | GOOGLE LLC | Pluggable chip scale package |
6251767, | Jan 14 1997 | Texas Instruments Incorporated | Ball grid assembly with solder columns |
6344684, | Jul 06 2000 | GLOBALFOUNDRIES Inc | Multi-layered pin grid array interposer apparatus and method for testing semiconductor devices having a non-pin grid array footprint |
6378758, | Jan 19 1999 | TESSERA INC , A CORPORATION OF DELAWARE | Conductive leads with non-wettable surfaces |
6493238, | Apr 30 2001 | GENERAL DYNAMICS INFORMATION SYSTEMS, INC | Method and apparatus to compliantly interconnect area grid arrays and printed wiring boards |
20020125551, | |||
20030049952, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 10 2002 | General Dynamics Information Systems, Inc. | (assignment on the face of the patent) | / | |||
Sep 24 2002 | PAI, DEEPAK K | GENERAL DYNAMICS INFORMATION SYSTEMS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013379 | /0570 |
Date | Maintenance Fee Events |
Dec 08 2006 | ASPN: Payor Number Assigned. |
Jun 06 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 14 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 22 2016 | REM: Maintenance Fee Reminder Mailed. |
Dec 14 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Dec 14 2007 | 4 years fee payment window open |
Jun 14 2008 | 6 months grace period start (w surcharge) |
Dec 14 2008 | patent expiry (for year 4) |
Dec 14 2010 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 14 2011 | 8 years fee payment window open |
Jun 14 2012 | 6 months grace period start (w surcharge) |
Dec 14 2012 | patent expiry (for year 8) |
Dec 14 2014 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 14 2015 | 12 years fee payment window open |
Jun 14 2016 | 6 months grace period start (w surcharge) |
Dec 14 2016 | patent expiry (for year 12) |
Dec 14 2018 | 2 years to revive unintentionally abandoned end. (for year 12) |