A method is provided to reduce strapping devices in a computer system having at least one configurable device, which includes the following steps. A configuration value stored in a non-volatile memory is first provided. During power-up and reset of the computer system, a processor reset signal and a bus reset signal of a high-speed peripheral bus are both asserted, wherein the high-speed peripheral bus is included in the computer system. When an operation clock of the high-speed peripheral bus reaches its working voltage and frequency, the configuration value is fetched from the non-volatile memory. The fetching step is repeated until a most significant bit (MSB) of a fetched configuration value changes from a first state to a second state. Subsequently, the configuration value fetched from the non-volatile memory is asserted to the at least one configurable device to configure the configurable device, and then the processor reset signal is deasserted, and the at least one configurable device is thereby completely configured.
|
1. A method for reducing strapping devices in a computer system having at least one configurable device, the method comprising:
(a) providing a configuration value stored in a non-volatile memory;
(b) asserting a processor reset signal and a bus reset signal of a high-speed peripheral bus, wherein the high-speed peripheral bus is included in the computer system;
(c) fetching the configuration value from the non-volatile memory when an operation clock reaches its working voltage and frequency, wherein the high-speed peripheral bus works at the operation clock;
(d) repeating the step (c) until a most significant bit (MSB) of a fetched configuration value changes from a first state to a second state;
(e) asserting the configuration value fetched from the non-volatile memory to the at least one configurable device to configure the configurable device; and
(f) deasserting the processor reset signal, thereby the at least one configurable device is configured completely.
2. The method of
deasserting the bus reset signal of the high-speed peripheral bus when the operation clock of the high-speed peripheral bus reaches working voltage and frequency; and
fetching the configuration value from the non-volatile memory.
3. The method of
latching the fetched configuration value within a first bridge logic; and
asserting a strapping ready signal by the first bridge logic;
transporting the fetched configuration value from the first bridge logic to a second bridge logic; and
configuring the at least one configurable device in response to the fetched configuration value from the first bridge logic.
4. The method of
5. The method of
latching run-time programmable configuration information when a run-time programmable configuration write signal is asserted.
6. The method of
reserving a 64-bit memory space within a basic input/output system (BIOS) area;
programming the MSB bit of the configuration value into the second state to indicate an initialization strapping status of the computer system; and
storing the configuration value into the 64-bit memory space in the non-volatile memory.
|
The present invention relates generally to the initial configuration of computer systems and, in particular, to a method and apparatus for reducing strapping devices used by computer systems.
A computer system typically includes a number of integrated circuit devices, or computer chipsets, that may be operated in more than one configuration. The computer is designed to use the chipsets in only one particular configuration and thus the chipsets must be “initialized” or “set up” whenever a user turns the computer on or resets the computer. The computer chipsets also have some operating parameters which must be set before the first central processing unit (CPU) cycle issues, and thus these parameters cannot be set by normal CPU configuration cycles. Such a chip is usually initialized by providing certain electrical signals to the chip when the computer is turned on or reset. The circuitry used to generate these signals is frequently referred to as the “strapping device”. Jumpers and dual inline package (DIP) switches are two examples of strapping devices which set the strapping options for the computer. Several pins of the chip must thus be assigned to receive the configuration signals generated by the strapping devices as soon as power is provided.
However, the computer motherboard assembly employed by these strapping devices is costly and space consuming. Moreover, an integrated circuit chip cannot spare too many dedicated pins for receiving the configuration signals generated by the strapping devices. Accordingly, certain pins of the chip may be used to perform one function during the startup process, while serving another function during normal operation. In other words, these pins are multiplexed. Data pins of a chip are usually this type of multiplexed pin. For a computer system adopting double data rate (DDR) technology, there are some problems if the DDR data pins are connected to the strapping devices, since the DDR data pins must be kept at a stable voltage during bus idle. As well, data pins conforming to the Peripheral Component Interconnect (PCI) specification cannot be used to receive the strapping signals, since the PCI bus is a shared bus and there will be contention if more than one PCI device uses the same data pin to receive the strapping signal. Hence, the static nature of currently available strapping devices makes their use unappealing in such implementations.
For the reasons mentioned previously, a firmware configuration scheme is provided to initialize the operating parameters of a computer system, unencumbered by the limitations associated with the prior art.
It is one object of the present invention to provide a method and apparatus for reducing strapping devices used in computer systems.
It is another object of the present invention to provide a method and apparatus for efficiently initializing computer configuration that should be set before the CPU reset signal is deasserted.
The present invention is a method and apparatus for reducing strapping devices in a computer system having at least one configurable device. Briefly, the method comprises the following steps. First, a configuration value stored in non-volatile memory is provided to reduce the strapping devices. During power-up and reset states of the computer system, a processor reset signal and a bus reset signal of a high-speed peripheral bus are both asserted, wherein the high-speed peripheral bus is included in the computer system. When an operation clock of the high-speed peripheral bus reaches its working voltage and frequency, the configuration value is fetched from the non-volatile memory. Repeating the fetching step until a most significant bit (MSB) of a fetched configuration value changes from a first state to a second state. Following that, the configuration value fetched from the non-volatile memory is asserted to the at least one configurable device to configure the configurable device, and then the processor reset signal is deasserted, thereby the at least one configurable device is configured completely.
The present invention is embodied in an apparatus comprising a low-speed peripheral bus, a non-volatile memory, and a bridge logic. The non-volatile memory and the bridge logic are separately coupled to the low-speed peripheral bus. The non-volatile memory has a reserve space to store a configuration value for the at least one configurable device. The bridge logic still comprises a latch and a multiplexer. The latch, in response to a configuration enable signal, asserts the configuration value to configure the at least one configurable device. The multiplexer has an output port coupled to the latch. The multiplexer asserts the configuration value stored in the non-volatile memory on the output port during power-up and reset states of the computer system, and asserts run-time programmable configuration information on the output port during other operational states, based on the state of a strapping ready signal.
The present invention will be described by way of exemplary embodiments, but not limitations, illustrated in the accompanying drawings in which like references denote similar elements, and in which:
As illustrated in
With continued reference to
The basic idea of the firmware configuration scheme, in accordance with the present invention, is that the computer chipsets including the first and second bridge logic 107˜109 read desired configuration value from non-volatile memory 119 and latch the value into configuration registers before the chipsets deasserting processor reset.
Having generally described the hardware elements of the present invention in
Thus, a preferred embodiment for a method and apparatus for reducing strapping devices has been disclosed. It will be apparent that the invention is not limited thereto, and that many modifications and additions may be made within the scope of the invention. Therefore, it is the object of the appended claims to cover all such variations and modifications as come within the true spirit and scope of the invention.
Wu, Chun-Chieh, Su, Jen-Pin, Chen, Chao-Yu
Patent | Priority | Assignee | Title |
7035946, | Aug 26 2002 | AsusTek Computer Inc. | Method for setting system working frequency wherein an ASIC is utilized for modulating through the voltage value of a jumper |
7127622, | Mar 04 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory subsystem voltage control and method |
7213173, | Jun 15 2004 | Mitac Technology Corp. | Control device for preventing hardware strapping fault of computer system |
7278038, | Mar 04 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Operational voltage control circuit and method |
7529951, | Mar 04 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory subsystem voltage control and method that reprograms a preferred operating voltage |
7941583, | Jul 21 2006 | Thales | Controlled frequency core processor and method for starting-up said core processor in a programmed manner |
8698531, | Feb 05 2013 | Aspeed Technology, Inc. | Integrated circuit with automatic configuration and method thereof |
Patent | Priority | Assignee | Title |
5381452, | Jan 30 1992 | Gemplus Card International | Secure counting method for a binary electronic counter |
5410722, | Jan 21 1993 | Seagate Technology LLC | Queue system for dynamically allocating and moving memory registers between a plurality of pseudo queues |
5909557, | Nov 20 1995 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Integrated circuit with programmable bus configuration |
6269443, | Dec 29 1998 | Intel Corporation | Method and apparatus for automatically selecting CPU clock frequency multiplier |
6434632, | Jan 02 1997 | Intel Corporation | Method and apparatus for the automatic configuration of strapping options on a circuit board assembly |
6625727, | Nov 23 1999 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Apparatus and method for configuring a data processing system by retrieving a configuration value from storage device using reset vector and configuring parameters after reset |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 03 2001 | SU, JEN-PIN | SILICON INTEGRATED SYSTEMS, CORP | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012113 | /0377 | |
Aug 03 2001 | WU, CHUN-CHIEH | SILICON INTEGRATED SYSTEMS, CORP | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012113 | /0377 | |
Aug 03 2001 | CHEN, CHAO-YU | SILICON INTEGRATED SYSTEMS, CORP | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012113 | /0377 | |
Aug 23 2001 | Silicon Integrated Systems Corp. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 30 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 06 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 26 2016 | REM: Maintenance Fee Reminder Mailed. |
Jan 18 2017 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jan 18 2008 | 4 years fee payment window open |
Jul 18 2008 | 6 months grace period start (w surcharge) |
Jan 18 2009 | patent expiry (for year 4) |
Jan 18 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 18 2012 | 8 years fee payment window open |
Jul 18 2012 | 6 months grace period start (w surcharge) |
Jan 18 2013 | patent expiry (for year 8) |
Jan 18 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 18 2016 | 12 years fee payment window open |
Jul 18 2016 | 6 months grace period start (w surcharge) |
Jan 18 2017 | patent expiry (for year 12) |
Jan 18 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |