A PLL circuit is described. The PLL circuit includes: a feedback loop and a loop filter coupled to the feedback loop, where the loop filter is programmable to provide one of a plurality of bandwidths. In one embodiment, the loop filter is programmable to provide one of a plurality of resistances, each resistance of the plurality of resistances corresponding to one of the plurality of bandwidths. In one embodiment, the feedback loop includes a detector and a signal generator coupled to the detector.
|
1. A phase locked loop circuit comprising:
a feedback loop; and
a loop filter coupled to the feedback loop, wherein the loop filter is programmable in user mode to provide one of a plurality of bandwidths.
22. A phase locked loop circuit comprising:
a signal generator; and
a loop filter coupled to the signal generator, wherein the loop filter is programmable in user mode to provide one of a plurality of bandwidths.
40. A method of providing an output clock signal, the method comprising:
comparing a feedback clock signal with a reference clock signal;
providing a control signal to a signal generator;
selecting in user mode one of a plurality of bandwidths in a loop filter; and
generating an output clock signal in response to the control signal.
2. The phase locked loop circuit of
3. The phase locked loop circuit of
4. The phase locked loop circuit of
a detector; and
a signal generator coupled to the detector.
5. The phase locked loop of
6. The phase locked loop of
a second divider coupled to a second input node of the detector; and
a third divider coupled to the signal generator;
wherein the second divider receives a reference clock signal and provides a second input signal to the second input node of the detector, further wherein the third divider receives the signal generator output signal from the signal generator and provides an output clock signal.
7. The phase locked loop of
8. The phase locked loop circuit of
9. The phase locked loop circuit of
10. The phase locked loop circuit of
11. The phase locked loop circuit of
12. The phase locked loop circuit of
a first capacitor; and
a second capacitor, wherein the plurality of parallel resistances are coupled in series with the first capacitor, further wherein the second capacitor is coupled in parallel with a series combination of the plurality of the parallel resistances and the first capacitor.
13. The phase locked loop circuit of
a plurality of resistors coupled in series; and
a plurality of shorting routes, wherein each shorting route comprises a switch and is coupled across at least one resistor of the plurality of resistors.
14. The phase locked loop circuit of
a first capacitor coupled in series with the plurality of resistors; and
a second capacitor coupled in parallel with a series combination of the plurality of resistors and the first capacitor.
15. The phase locked loop circuit of
a plurality of resistances coupled in parallel, wherein each resistance of the plurality of resistances comprises a plurality of resistors coupled in series; and
a plurality of shorting routes, wherein each shorting route comprises a switch and is coupled across at least one resistor of the plurality of resistors.
16. The phase locked loop circuit of
a first capacitor; and
a second capacitor, wherein the plurality of resistances are coupled in series with the first capacitor, further wherein the second capacitor is coupled in parallel with a series combination of the plurality of resistances and the first capacitor.
17. The phase locked loop circuit of
18. A digital system including a programmable logic device and the phase locked loop circuit of
20. The phase locked loop circuit of
21. The phase locked loop circuit of
23. The phase locked loop circuit of
24. The phase locked loop circuit of
25. The phase locked loop of
a detector coupled to the signal generator; and
a first divider coupled to the signal generator and a first input node of the detector, wherein the first divider receives a signal generator output signal from the signal generator and provides a first input signal to the first input node of the detector.
26. The phase locked loop of
a second divider coupled to a second input node of the detector; and
a third divider coupled to the signal generator;
wherein the second divider receives a reference clock signal and provides a second input signal to the second input node of the detector, further wherein the third divider receives the signal generator output signal from the signal generator and provides an output clock signal.
27. The phase locked loop of
28. The phase locked loop circuit of
29. The phase locked loop circuit of
a first capacitor; and
a second capacitor, wherein the plurality of parallel resistances are coupled in series with the first capacitor, further wherein the second capacitor is coupled in parallel with a series combination of the plurality of the parallel resistances and the first capacitor.
30. The phase locked loop circuit of
a plurality of resistors coupled in series; and
a plurality of shorting routes, wherein each shorting route comprises a switch and is coupled across at least one resistor of the plurality of resistors.
31. The phase locked loop circuit of
a first capacitor coupled in series with the plurality of resistors; and
a second capacitor coupled in parallel with a series combination of the plurality of resistors and the first capacitor.
32. The phase locked loop circuit of
a plurality of resistances coupled in parallel, wherein each resistance of the plurality of resistances comprises a plurality of resistors coupled in series; and
a plurality of shorting routes, wherein each shorting route comprises a switch and is coupled across at least one resistor of the plurality of resistors.
33. The phase locked loop circuit of
a first capacitor; and
a second capacitor, wherein the plurality of resistances are coupled in series with the first capacitor, further wherein the second capacitor is coupled in parallel with a series combination of the plurality of resistances and the first capacitor.
34. The phase locked loop circuit of
35. The phase locked loop circuit of
36. The phase locked loop circuit of
37. The phase locked loop circuit of
38. A digital system including a programmable logic device and the phase locked loop circuit of
41. The method of
42. The method of
43. The phase locked loop circuit of
44. The phase locked loop circuit of
45. The method of
46. The method of
|
This application claims the benefits of U.S. Provisional Application Ser. Nos. 60/289,268 and 60/289,245, filed May 6, 2001, and entitled “Programmable Loop Bandwidth In Phase Locked Loop (PLL) Circuit” and “Phase Lock Loop (PLL) And Delay Lock Loop (DLL) Counter And Delay Element Programming In User Mode”, respectively.
This application is being filed concurrently with (1) the U.S. Patent Application of Gregory W. Starr, Yen-Hsiang Chang, and Edward P. Aung for “Phase in Locked Loop (PLL) And Delay Locked Loop DLL) Counter And Delay Element Programming In User Mode”, (2) the U.S. Patent Application of Wanli Chang and Gregory W. Starr for “Programmable Current Reference Circuit”, and (3) the U.S. Patent Application of Gregory W. Starr and Wanli Chang for “Analog Implementation of Spread Spectrum Frequency Modulation In A Programmable Phase Locked Loop (PLL) System”, and incorporates the material therein by reference.
1. Field of the Invention
This invention relates generally to electronic circuits and, in particular, to phase locked loop (PLL) circuits used in electronic circuits.
2. Description of the Related Art
PLL circuits are used in many different context. In PLL circuits, an output frequency is locked into a reference frequency. The loop filter of a PLL circuit determines its operating bandwidth. In existing PLL circuits, the bandwidth of the loop filter is constant. Therefore, the operating bandwidth of the PLL circuit is also constant. This limits the usefulness of the PLL circuit.
The present invention addresses this and other disadvantages of existing PLL circuits.
The present invention encompasses a PLL circuit. In one embodiment, the PLL circuit of the present invention includes: a feedback loop and a loop filter coupled to the feedback loop, where the loop filter is programmable to provide one of a plurality of bandwidths. In one embodiment, the loop filter is programmable to provide one of a plurality of resistances, each resistance of the plurality of resistances corresponding to one of the plurality of bandwidths. In one embodiment, the feedback loop include a detector and a signal generator coupled to the detector.
The present invention is explained in more detail below with reference to the drawings.
The present invention comprises a PLL circuit with a variable bandwidth. The following description is presented to enable any person skilled in the art to make and use the invention, and is provided in the context of a particular application and its requirements. Various modifications to the embodiments shown will be readily apparent to those skilled in the art, and the generic principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the invention. Thus, the present invention is not intended to be limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features disclosed herein.
The present invention is primarily described and claimed with reference to a PLL circuit. It is to be noted, however, that PLL and delay locked loop (DLL) circuits are herein used interchangeably. Therefore, references herein to a PLL circuit, either in the description or claims, are not limited to PLL circuits but encompass DLL circuits as well.
Also shown in
In one embodiment, the spread spectrum modulator 112 is an analog modulator. In one embodiment, the spread spectrum modulator 112 is programmable in user mode using shift registers 152. An analog spread spectrum modulator is described in greater detail in the U.S. Patent Application of Gregory W. Starr and Wanli Chang for “Analog Implementation of Spread Spectrum Frequency Modulation In A Programmable Phase Locked Loop (PLL) System” which is filed concurrently with this application and is incorporated herein by reference. In one embodiment of the PLL circuit 100, the spread spectrum modulator 112 is a digital, rather than an analog, modulator. In yet another embodiment, the PLL circuit 100 of the present invention may be one that does not include the spread spectrum modulator 112.
Counters N, M, and O may also be referred to as dividers N, M, and O. The output of each of dividers N, M and 0 is equal to its respective input divided by N, M, and O, respectively. In one embodiment, each of N, M, and O are integers. In another embodiment, N, M, and O may be non-integers. In one embodiment, each of N, M, and O are equal to one. In another embodiment, the PLL may be without one or more of the dividers N, M, and O. In one embodiment, each of counters N, M, and O and their associated delays may be programmed in user mode, i.e., their count and delay settings may be programmed in user mode. The U.S. Patent Application of Gregory W. Starr, Yen-Hsiang Chang, and Edward P. Aung for “Phase Lock Loop (PLL) And Delay Lock Loop (DLL) Counter And Delay Element Programming In User Mode”, which is filed concurrently with this application and is incorporated herein by reference, describes such counters.
The PFD 105 compares the feedback clock signal with a divided version of the reference clock signal, i.e., after the reference clock signal is passed through divider N 125. Depending on the difference between the two signals compared by the PFD 105 (i.e., depending on whether the VCO 120 needs to operate at a higher or lower frequency), either an up or down signal is provided to the charge pump 110. In response, the charge pump 110 increases current supplied to the loop filter 115 or reduces current in the loop filter 115. As a result, a higher or lower control voltage is applied to the spread spectrum modulator 112. The spread spectrum modulator 112 produces a control voltage SS signal, which is a result of the spread spectrum modulation of the control voltage by the spread spectrum modulator 112. The VCO 120 generates a signal (e.g., a waveform) whose frequency depends on the control voltage (or more specifically, the control voltage SS).
Also shown in
In the embodiments shown in
In the embodiments shown in
As can be seen in
Use of a variable resistance in the loop filter of the present invention allows varying the bandwidth of the loop filter and, therefore, that of the PLL circuit. More specifically, in one embodiment, it allows shifting the bandwidth of the loop filter. As can be seen in the below open loop gain equation and the corresponding equations for τz and τp, both the pole (τp) and zero (τz) are a function of the resistance of the loop filter:
The programmable bandwidth of the present invention allows the PLL circuit to operate over a wide range of frequencies. In one embodiment, it allows the PLL circuit to operate over a frequency range of 100 kHz to 10 MHz. Use of a reprogrammable PLL circuit with a variable bandwidth allows for using one rather than multiple PLL circuit's to effectively operate in multiple bandwidths.
Furthermore, the variable resistance of the present invention allows for jitter control in the output clock. As jitter amplification is inversely proportional to the resistance R of the loop filter, varying (selecting or programming R) allows varying the amount of jitter amplification. More specifically, it allows suppressing jitter amplification. It also allows increasing jitter amplification when that is desired for the specific application.
Like the bandwidth of the PLL circuit, its phase characteristic is also a function of the resistance R. Thus, varying the resistance R in the loop filter, shifts both the bandwidth and the phase characteristic of the PLL circuit in the frequency domain. This provides greater stability by the PLL circuit of the present invention since a desired phase margin and bandwidth relation is maintained.
Accordingly, the loop bandwidth can be adjusted to meet the stability and jitter performance requirement of different PLL circuit applications. Thus, the PLL circuit of the present invention allows for improved circuit stability as well as jitter performance over a wide range of operating conditions.
In one embodiment of the present invention, the overall resistance R 116 of the loop filter 115 may also be varied by varying the resistance of the CMOS transistors. As noted above, the resistance of the MOS varies with the size of the MOS, the process by which the MOS is made, the temperature, the control voltage applied to the MOS, the supply voltage used on the MOS, and the gate voltage applied to the MOS. In one embodiment, one or more of these factors is used to control the resistance of the MOS transistors. In one embodiment, the control voltage and gate voltages (i.e., voltages applied to the gates of the MOS transistors) are varied to select a higher CMOS resistance prior to locking onto the reference clock signal. This increases the overall resistance R 116 in the loop filter 115. As the overall resistance R 116 is coupled in series with C 117 rather than Ch 118 (which as noted above has a much smaller capacitance than C 117), increasing the overall resistance R 116 in effect decreases the overall capacitance of the loop filter. The decreased overall capacitance of the loop filter allows for providing faster changes in the control voltage provided to the VCO 120. As a result, the PLL circuit locks into the reference clock signal faster.
In one embodiment, either one or both of capacitors C 117 and Ch 118 have a variable capacitance. In one embodiment, the variable capacitors are programmable capacitors. In one embodiment, a programmable capacitance is achieved using a similar configuration to those used in
In one embodiment, some other switching device may be used in place of CMOS transistors. For example, single PMOS or NMOS transistors may be used rather than a combination of the PMOS transistor and NMOS transistor making up a CMOS transistor. In another embodiment, a fuse, rather than a transistor, may be used as a switch.
In one embodiment, shift registers 152 are coupled to the CMOS switches shown in
The PLL circuit of the present invention may be used in many systems. For example, the PLL circuit may be used in a digital system. More specifically, the PLL circuit may be used in a digital system comprising a programmable logic device (PLD), which as used herein also refers to complex PLD's (CPLD's). Additionally, the PLL circuit may be used in a PLD. In one embodiment, the PLL circuit is on the same die/chip as the PLD. In one embodiment, the loop filter bandwidth may be reprogrammed to select a different bandwidth in real time while the PLD is in user mode. As used herein a digital system is not intended to be limited to a purely digital system, but also encompasses hybrid systems that include both digital and analog subsystems. Thus, the present invention encompasses digital systems that include the PLL circuit described herein.
While the present invention has been particularly described with respect to the illustrated embodiments, it will be appreciated that various alterations, modifications and adaptations may be made based on the present disclosure, and are intended to be within the scope of the present invention. While the invention has been described in connection with what are presently considered to be the most practical and preferred embodiments, it is to be understood that the present invention is not limited to the disclosed embodiment but, on the contrary, is intended to cover various modifications and equivalent arrangements included within the scope of the appended claims.
Chang, Wanli, Starr, Gregory W.
Patent | Priority | Assignee | Title |
7098707, | Mar 09 2004 | TAHOE RESEARCH, LTD | Highly configurable PLL architecture for programmable logic |
7176738, | Nov 20 2003 | SK HYNIX INC | Method and apparatus for clock generation |
7205806, | Jan 16 2004 | Altera Corporation | Loop circuitry with low-pass noise filter |
7242229, | May 06 2001 | Altera Corporation | Phase locked loop (PLL) and delay locked loop (DLL) counter and delay element programming in user mode |
7276943, | Mar 09 2004 | TAHOE RESEARCH, LTD | Highly configurable PLL architecture for programmable logic |
7436228, | Dec 22 2005 | Altera Corporation | Variable-bandwidth loop filter methods and apparatus |
7602226, | Nov 20 2003 | SK HYNIX INC | Method and apparatus for clock generation |
7696829, | Sep 21 2006 | Infineon Technologies AG | Frequency synthesizer and method |
7750696, | Mar 20 2008 | Integrated Device Technology, Inc. | Phase-locked loop |
7750713, | Aug 30 2007 | Hynix Semiconductor Inc. | Spread spectrum clock generator |
7903679, | Apr 11 2006 | TAHOE RESEARCH, LTD | Power supply filtering for programmable logic device having heterogeneous serial interface architecture |
7928779, | Jun 17 2009 | Integrated Device Technology, Inc.; Integrated Device Technology, inc | Methods and apparatuses for incremental bandwidth changes responsive to frequency changes of a phase-locked loop |
8067992, | Jun 06 2008 | Avago Technologies ECBU IP (Singapore) Pte. Ltd.; AVAGO TECHNOLOGIES ECBU IP SINGAPORE PTE LTD | Temperature compensation circuit and method |
8120429, | May 19 2006 | TAHOE RESEARCH, LTD | Voltage-controlled oscillator methods and apparatus |
8189729, | Aug 03 2005 | Altera Corporation | Wide range and dynamically reconfigurable clock data recovery architecture |
8373510, | Apr 21 2008 | International Business Machines Corporation | Programmable filter for LC tank voltage controlled oscillator (VCO), design structure and method thereof |
8729938, | May 20 2011 | Semiconductor Energy Laboratory Co., Ltd. | Phase locked loop and semiconductor device using the same |
8811555, | Feb 04 2010 | Altera Corporation | Clock and data recovery circuitry with auto-speed negotiation and other possible features |
8829958, | Feb 04 2010 | Altera Corporation | Clock and data recovery circuitry with auto-speed negotiation and other possible features |
8976804, | Apr 11 2006 | TAHOE RESEARCH, LTD | Power supply filtering for programmable logic device having heterogeneous serial interface architecture |
9000816, | May 20 2011 | Semiconductor Energy Laboratory Co., Ltd. | Phase locked loop and semiconductor device using the same |
9634561, | Jan 07 2016 | NXP USA, INC | Programmable charge pump |
Patent | Priority | Assignee | Title |
4475208, | Jan 18 1982 | Wired spread spectrum data communication system | |
4521744, | Dec 22 1981 | Sony Corporation | Tuning apparatus of phase-locked loop type |
5058204, | Aug 02 1989 | Motorola, Inc. | Synthesized selective call receiver having variable characteristics |
5144173, | Jun 30 1989 | Dallas Semiconductor Corporation | Programmable delay line integrated circuit having programmable resistor circuit |
5256980, | Jul 09 1991 | PairGain Technologies, Inc. | Frequency synthesizer incorporating vernier phase adjuster |
5319735, | Dec 17 1991 | Raytheon BBN Technologies Corp | Embedded signalling |
5453706, | Apr 01 1994 | XILINX, Inc.; Xilinx, Inc | Field programmable gate array providing contention free configuration and reconfiguration |
5625358, | Sep 13 1993 | Analog Devices, Inc. | Digital phase-locked loop utilizing a high order sigma-delta modulator |
5631920, | Nov 29 1993 | Lexmark International, Inc.; Lexmark International, Inc | Spread spectrum clock generator |
5712595, | Mar 07 1995 | Sony Corporation | Apparatus and method of setting variable dividing ratio and apparatus using the same |
5737329, | Apr 14 1995 | Kabushiki Kaisha Toshiba | Spread spectrum communication apparatus |
5872807, | Nov 29 1993 | Lexmark International, Inc | Spread spectrum clock generator and associated method |
5898617, | May 21 1997 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Sensing circuit and method |
5914980, | Sep 21 1995 | Kabushiki Kaisha Toshiba | Wireless communication system and data storage medium |
6046603, | Dec 12 1997 | XILINX, Inc.; Xilinx, Inc | Method and apparatus for controlling the partial reconfiguration of a field programmable gate array |
6046646, | Jun 13 1997 | Integrated Device Technology, inc | Modulation of a phase locked loop for spreading the spectrum of an output clock signal |
6057704, | Dec 12 1997 | XILINX, Inc. | Partially reconfigurable FPGA and method of operating same |
6057739, | Sep 26 1997 | Advanced Micro Devices, INC | Phase-locked loop with variable parameters |
6081164, | Jan 09 1997 | Seiko Epson Corporation | PLL oscillator package and production method thereof |
6091263, | Dec 12 1997 | XILINX, Inc.; Xilinx, Inc | Rapidly reconfigurable FPGA having a multiple region architecture with reconfiguration caches useable as data RAM |
6181158, | Jan 20 1995 | XILINX, Inc.; Xilinx, Inc | Configuration logic to eliminate signal contention during reconfiguration |
6263011, | Nov 18 1997 | Samsung Electronics Co., Ltd. | Receiver for spread spectrum communication system capable of shortening acquisition time |
6275077, | Aug 31 1999 | Oracle America, Inc | Method and apparatus for programmable adjustment of bus driver propagation times |
6282249, | Jun 27 1996 | U.S. Philips Corporation | Satellite receiver |
6366174, | Feb 21 2000 | CHINA CITIC BANK CORPORATION LIMITED, GUANGZHOU BRANCH, AS COLLATERAL AGENT | Method and apparatus for providing a clock generation circuit for digitally controlled frequency or spread spectrum clocking |
6389092, | Aug 11 1999 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Stable phase locked loop having separated pole |
6417739, | Mar 23 2001 | MOTOROLA SOLUTIONS, INC | Loop filter |
6424209, | Feb 18 2000 | Lattice Semiconductor Corporation | Integrated programmable continuous time filter with programmable capacitor arrays |
6441660, | Feb 02 2001 | Broadcom Corporation | High speed, wide bandwidth phase locked loop |
6462594, | Nov 08 2000 | Xilinx, Inc | Digitally programmable phase-lock loop for high-speed data communications |
EP655829, | |||
EP1020995, | |||
RE35650, | Sep 27 1990 | Pitway Corporation | Spread spectrum communications system |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 29 2002 | STARR, GREGORY W | Altera Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012881 | /0848 | |
Apr 29 2002 | CHANG, WANLI | Altera Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 012881 | /0848 | |
May 03 2002 | Altera Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jul 01 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 25 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 25 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 15 2008 | 4 years fee payment window open |
Aug 15 2008 | 6 months grace period start (w surcharge) |
Feb 15 2009 | patent expiry (for year 4) |
Feb 15 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 15 2012 | 8 years fee payment window open |
Aug 15 2012 | 6 months grace period start (w surcharge) |
Feb 15 2013 | patent expiry (for year 8) |
Feb 15 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 15 2016 | 12 years fee payment window open |
Aug 15 2016 | 6 months grace period start (w surcharge) |
Feb 15 2017 | patent expiry (for year 12) |
Feb 15 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |