A semiconductor device includes an internal circuit area including a plurality of i/O modules, and a peripheral area receiving therein a pair of loop test lines for testing i/O buffers in the i/O modules. The internal test line extending from each of the loop test lines toward the internal circuit area includes an out-module test line formed as the topmost layer, a first in-module test line formed as the topmost layer and connected to the out-module test line, and a second in-module test line, a portion of which is formed by connecting the in-buffer test lines together.
|
1. A semiconductor device comprising an internal circuit area receiving therein a plurality of input/output (i/O) pads arranged in an array and a peripheral area surrounding said internal circuit area, said internal circuit area receiving therein a plurality of internal i/O modules, each of said i/O modules including said i/O pads and a plurality of i/O buffers each corresponding to one of said i/O pads, and at least one internal test line for supplying a common test signal to said i/O buffers, wherein said internal test line includes:
an out-module test line extending outside an area of said internal i/O module and formed as a common layer with said i/O pads;
a first in-module test line extending within said area of said internal i/O module and formed as said common layer; and
a second in-module test line extending within said area of said internal i/O module and connected between said first in-module test line and said i/O buffers.
2. The semiconductor device according to
3. The semiconductor device according to
4. The semiconductor device according to
5. The semiconductor device according to
6. The semiconductor device according to
7. The semiconductor device according to
8. The semiconductor device according to
9. The semiconductor device according to
|
(a) Field of the Invention
The present invention relates to a flip-chip semiconductor device having I/O modules in an internal circuit area and, more particularly, to the structure of internal test lines for testing I/O modules provided in the internal circuit area of a flip-chip semiconductor device.
(b) Description of the Related Art
Flip-chip semiconductor devices are known as ICs which are mounted on BGA packages. The flip-flop semiconductor device has peripheral input/output (I/O) pads disposed in the peripheral area of the semiconductor device, and internal I/O pads formed as flip-flop bumps and disposed in the inner area of the semiconductor device. I/O buffers of the semiconductor device are generally disposed in the peripheral area and receive/deliver external signals via the peripheral I/O pads. In general, the external signal has a higher voltage than the internal signals, and thus the I/O buffers are disposed in the peripheral area far from the internal circuit area for preventing the noise from entering the internal circuit area.
In the peripheral area 72, there are provided test blocks 91 and 92 for testing the I/O buffers 90. The peripheral I/O pads 74 are connected to respective I/O buffers 90 to receive/deliver external signals outside the semiconductor device 70. The test blocks 91 and 92 are connected to loop test lines 81 and 82, respectively, extending along the peripheral area 72 of the semiconductor device 70, thereby testing operation of the I/O buffers 90 while using the test signals received via the peripheral I/O pads 74. It is to be noted that some of the I/O buffers 90 are omitted for depiction, and that a large number of I/O buffers 90 are generally disposed in the whole peripheral area 72 to surround the internal circuit area 71.
By juxtaposing the adjacent I/O buffers 90 or adjacent I/O buffer 90 and test block 91 or 92 to each other in the design, the pair of loop test line 81 and 82 are formed without an additional design. In other words, the loop test lines 81 and 82 shown in
Arrangement of the I/O buffers 90 in the peripheral area 72 limits the number of I/O buffers 90, which can be disposed in the semiconductor device 70, depending on the length of the peripheral area 72. Thus, if the number of external signals is larger relative to the circuit scale of the internal core blocks, the semiconductor device 70 suffers from the shortage of I/O buffers 90 which can be disposed in the semiconductor device 70. If the number of I/O buffers 90 is to be increased to avoid such a shortage, then the chip size of the semiconductor device 70 will be unreasonably increased.
For solving the above problem of the shortage of the I/O buffers, Patent Publication JP-A-2001-223335 describes a plurality of internal I/O modules each including a plurality of I/O buffers and disposed in the internal circuit area of the semiconductor device. The internal I/O module is surrounded by a guard band area for separation thereof from the internal core blocks. The described technique suppresses the adverse affect by the noise on the internal core blocks even if the external I/O signal for the I/O buffers has a higher voltage than the internal I/O signals for the internal core blocks. This obviates an undue increase in the chip size of the semiconductor device due to the increased number of I/O buffers.
However, since the internal I/O buffers disposed in the internal circuit area cannot be connected directly to the loop test lines such as 81 and 82 shown in
The test signal input from the test block 91A is delivered to the internal circuit area 71A via the loop test line 81A in the peripheral area 72A and an interconnection cell 85A disposed therein for dedicated connection of the test lines. The test signal input from the test block 92A is delivered to the internal circuit area 71A via the loop line 82A in the peripheral area 72A and an interconnection cell 86A disposed therein. The internal test lines 83A and 84A are designed for the rout thereof by using the design rule of the auto-CAD design system similarly to other internal signal lines for the internal core blocks. It is to be noted that internal interconnect lines other than the internal test lines 83A and 84A are omitted for depiction in the drawing.
The auto-CAD design technique for the internal test lines 23 and 24 requires preparation of a netlist (interconnect list) information including connection information of the test lines from interconnection cells 85A and 86A to the I/O modules 90A. This increases the burden on the auto-CAD design system to reduce the throughput thereof. In addition, the juxtaposition of the ordinary signal lines having a potential of 1.5 volts, for example, and the internal test lines 83A and 84A having a potential of 3.3 volts, for example, causes a crosstalk therebetween, thereby affecting the test results on the I/O buffers 90A. It is generally difficult to verify the allowable range of crosstalk between the lines having different potentials, thereby complicating analysis of the test results.
In view of the above, it is an object of the present invention to provide a semiconductor device including I/O, buffers provided in the internal circuit area of the semiconductor device and capable of being tested by using a simple structure for the test lines.
The present invention provides a semiconductor device including an internal circuit area receiving therein input/output (I/O) pads and a peripheral area surrounding the internal circuit area, the internal circuit area receiving therein a plurality of internal I/O modules, each of the I/O modules including the I/O pads and a plurality of I/O buffers each corresponding to one of the I/O pads, and at least one internal test line for supplying a common test signal to the I/O buffers, wherein the internal test line includes: an out-module test line extending outside an area of the internal I/O module and formed as a common layer with the I/O pads; a first in-module test line extending within the area of the internal I/O module and formed as the common layer; and a second in-module test line extending within the area of the internal I/O module and connected between the first in-module test line and the I/O buffers.
In accordance with the semiconductor device of the present invention, since the internal test line is not disposed in a common layer with the signal lines for internal core blocks in the internal circuit area, the signal lines can be disposed without a locational interference with the internal test lines and less suffers from the adverse affection by the noise generated by the internal test line. In addition, the structure of the common layer for the internal test lines and the I/O pads does not increase the number of interconnect layers in the semiconductor device.
The above and other objects, features and advantages of the present invention will be more apparent from the following description, referring to the accompanying drawings.
Now, the present invention is more specifically described with reference to accompanying drawings.
Referring to
The internal circuit area 11 receives therein a plurality of I/O modules 51 to 58 having a similar structure. The detail of one of the modules 51 to 58 is shown in
Referring to
Back to
Referring to
Back to
The internal I/O pads 13 are connected to underlying I/O buffers 30 to deliver external signal to the I/O buffers 30 or to drive external signal by the I/O buffers 30. The I/O buffers 30 and the interconnection cells 43 have respective in-buffer test lines 25 and 26. The in-buffer test line 25 and 26 disposed in the I/O buffers 30 and the interconnection cells 43 are connected together to form in-module test lines by juxtaposing the I/O buffers 30 and the interconnection cell 43 as in the case of the peripheral test lines 71 and 72 shown in FIG. 7.
As understood from the above description, the internal test lines 23 and 24 include in-module test lines extending in the I/O modules 30 and out-module test lines extending outside the I/O modules 30. The in-module test lines 23 and 24 pass by the internal of the I/O module 51 from one edge toward the opposing edge in the y direction, and connected to the out-module test lines 23 and 24 at the one and the opposing edges.
The pair of in-module test lines 23 and 24 extend between respective adjacent two I/O pads at the one and opposing edges, and extend in a group including three pairs between the central adjacent two of the I/O pads in the central area of the I/O module as viewed in the y direction. In addition, the in-module test lines include the topmost test lines 23 and 24, underlying test lines 27 and 28 extending normal to the topmost test lines 23 and 24 and connected to the same via through-holes, and further underlying in-buffer test lines 25 and 26 extending normal to the test lines 27 and 28.
Referring to
According to the present embodiment, since the I/O modules 51 to 58 are connected to the topmost test lines 23 and 24 overlying the signal lines for the internal core blocks, the design for the test lines and signals lines is simpler compared to the conventional technique using the auto-CAD design system.
In an alternative of the above embodiment, the I/O modules 51 to 58 may be arranged along a straight line in the column direction, as in the case of I/O modules 51, 54 and 56, or may be arranged in the column direction with a deviation corresponding to the pitch of the I/O pads, as in the case of I/O modules 52 and 57. More generally, the I/O modules may be disposed at any location of the internal circuit area. Change of the location for the I/O modules in the design does not require the location change of the out-module test lines 23 and 24 because the test lines are disposed in the topmost layer.
The arrangement of the internal test lines in the layer different from the layer of the signal lines increases the design choice of the location of the signal lines for the internal core blocks. The sufficient distance assured by the different layers between the test lines and the signal lines having different voltages reduces the crosstalk between the test lines and the signal lines, and obviates the necessity of verification for the allowable range of the crosstalk.
Since each of the interconnection cells 41 to 43 has the same size as the I/O buffers 30, the location of the interconnection cells may be selected as desired. Test blocks 31 and 32 may be disposed in the I/O module in the internal circuit area 11 instead of or in addition to the peripheral area 12. However, the interconnection cells 41 to 43 and the test blocks 31 and 32 may have sizes different from the size of the I/O buffers 30.
The pair of internal test lines 23 and 24 may be disposed in the every other column space between the VDD source line and the VSS source line, or may be separated to adjacent column spaces between the VDD source line and the VSS source line. The test lines 23 and 24 may be removed from a portion of the internal circuit area 11 where no internal I/O module is disposed. The test lines 23 and 24 may enter the internal circuit area 11 from the peripheral area 12 at the same edge of the semiconductor device.
Since the above embodiments are described only for examples, the present invention is not limited to the above embodiments and various modifications or alterations can be easily made therefrom by those skilled in the art without departing from the scope of the present invention.
Furukawa, Hiroyuki, Oh, Nobuteru, Masumura, Yoshihiro
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5202624, | Aug 31 1990 | DUET TECHNOLOGIES, INC | Interface between IC operational circuitry for coupling test signal from internal test matrix |
JP2001223335, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 20 2003 | MASUMURA, YOSHIHIRO | NEC Electronics Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014125 | /0612 | |
May 20 2003 | OH, NOBUTERU | NEC Electronics Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014125 | /0612 | |
May 20 2003 | FURUKAWA, HIROYUKI | NEC Electronics Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014125 | /0612 | |
May 27 2003 | NEC Electronics Corporation | (assignment on the face of the patent) | / | |||
Apr 01 2010 | NEC Electronics Corporation | Renesas Electronics Corporation | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 025525 | /0154 | |
Aug 06 2015 | Renesas Electronics Corporation | Renesas Electronics Corporation | CHANGE OF ADDRESS | 044928 | /0001 |
Date | Maintenance Fee Events |
Jun 07 2005 | ASPN: Payor Number Assigned. |
Aug 13 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 25 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 11 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 22 2008 | 4 years fee payment window open |
Aug 22 2008 | 6 months grace period start (w surcharge) |
Feb 22 2009 | patent expiry (for year 4) |
Feb 22 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 22 2012 | 8 years fee payment window open |
Aug 22 2012 | 6 months grace period start (w surcharge) |
Feb 22 2013 | patent expiry (for year 8) |
Feb 22 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 22 2016 | 12 years fee payment window open |
Aug 22 2016 | 6 months grace period start (w surcharge) |
Feb 22 2017 | patent expiry (for year 12) |
Feb 22 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |