An apparatus includes a field-programmable gate array (fpga). The fpga includes a first fpga tile, and the first fpga tile includes a plurality of functional groups (FGs), a regular routing structure, and a plurality of interface groups (IGs). The plurality of FGs are arranged in rows and columns with each of the FGs being configured to receive regular input signals, perform a logic operation, and generate regular output signals. The regular routing structure is coupled to the FGs and configured to receive the regular output signals, route signals within the first fpga tile, and provide the regular input signals to the FGs. The routability of the regular routing structure is maximized by depositing switches according to designators. This novel designation method provides the same routability with approximately half the switches. Thus, further reduction in routing area is achieved. The plurality of IGs surround the plurality of FGs such that one IG is positioned at each end of each row and column. Each of the IGs is coupled to the regular routing structure and configured to transfer signals from the regular routing structure to outside of the first fpga tile.
|
3. An interconnect structure in a field programmable gate array (fpga) comprising:
a set of routing conductors and interconnects between adjacent functional groups (FGs) comprising:
a plurality of left output conductors (LOT0-LOT4) and a plurality of right output conductors (ROT0-ROT4);
a plurality of vertical conductors (VT0[0:4]-VT11[0:4]) that form intersections with said left output conductors and said right output conductors;
a plurality of horizontal conductors (HT0[0:4-HT110:4] that form intersections with said vertical conductors (VT0[0:4]-VT11[0:4]);
a plurality of bottom input conductors (EBI1-EBI4] and a plurality of upper input conductors (EUI1-EUI4) that form intersections with said horizontal conductors; and
programmable interconnect elements at selected ones of said intersections.
1. An interconnect structure in a field programmable gate array (fpga) comprising:
a fpga having a plurality of logic components arranged in a plurality of rows and columns and having input ports and output ports;
a plurality of sets of first row conductors coupled to a first row logic component and a set of second row conductors coupled to a second row logic component, each one in said sets of first row conductors and second row conductors having a different designator, and said first row logic component adjacent to said second row logic component;
a plurality of sets of first column conductors coupled to a first column logic component and a set of second column conductors coupled to a second column logic component, each one in said sets of first column conductor and second column conductors having a different designator, said first column logic component adjacent to said second column logic component;
a plurality of vertical routing conductors, each one in said sets of vertical conductors having a different designator, said sets of vertical routing conductors forming a first plurality of intersections with said sets of output conductors;
a plurality of sets of horizontal routing conductors, each one in said sets of horizontal routing conductors having a different designator, said sets of horizontal routing conductors forming a second plurality of intersections with said sets of input conductors and forming a third plurality of intersections between said sets of vertical routing conductors, said third intersection having four quadrants; and
programmable interconnect elements at selected intersections in said first, second and third pluralities of intersections.
2. The interconnect structure of
said programmable interconnect elements in said first plurality of intersections are only provided at intersections made by conductors having the same designators;
said programmable interconnect elements in said second plurality of intersections are only provided at intersections made by conductors having the same designators; and
sets of adjacent ones of said sets of horizontal and vertical routing conductors in diagonally opposed quadrants of said third plurality of intersections are identified as odd and even, said programmable interconnect elements in said third plurality are only provided at intersections of horizontal and vertical conductors having like designators in odd sets in odd rows and even sets in even rows.
4. The interconnect structure according to
said programmable interconnect elements at said left output conductors and said vertical conductors, wherein for each set of vertical conductors 0-11, the programmable interconnect elements are provided at LOT0VT00, LOT1VT01, LOT2VT2,, LOT3VT3 and LOT4VT4;
said programmable interconnect elements at said right output conductors and said vertical conductors, wherein for each set of vertical conductors 0-11, the programmable interconnect elements are provided at ROT0VT00, ROT1VT01, ROT2VT2,, ROT3VT3 and ROT4VT4;
said programmable interconnect elements at said vertical conductors and said horizontal conductors, wherein for each set of vertical conductors 1-11 and each set of horizontal conductors 1-11 intersecting at VT0HTO, VT0HT2, VT0HT4, VTIHT0, VT1HT3, VT1HT5, VT2HT0, VT2HT2, VT2HT4, VT3HT1, VT3HT3, VT3HT5, VT4HTO, VT4HT2, VT0HT4, VT5HT1, VT5HT3, VT5HT5, VT6HT6, VT6HT8, VT6HT10, VT7HT7, VT7HT9, VT7HT11, VT8HT6, VT8HT8, VT8HT10, VT9HT7, VT9HT9, VT9HT11, VT10HT6, VT10HT8, VT10HT10, VT11HT7, VT11HT9, VT11HT11, the programmable interconnect elements are provided at HT0VT00,HT1VT01,HT2VT2,,HT3VT3 and HT4VT4;
said programmable interconnect elements at said bottom input conductors and said horizontal conductors, wherein for each set of horizontal conductors 0-11, the programmable elements are provided at EBI0HT00, EBI1HT01, EBI2HT2,, EBI3HT3 and EBI4HT4; and
said programmable interconnect elements at said upper input conductors and said horizontal conductors, wherein for each set of horizontal conductors 0-11, the programmable interconnect elements are provided at EUI0HT00, EUI1HT01, EUI2HT2,, EUI3HT3 and EUI4HT4.
|
This application is a continuation of co-pending patent application Ser. No. 10/061,955, filed Jan. 31, 2002, which is a continuation-in-part of patent application Ser. No. 09/654,240, filed Sep. 2, 2000, now issued as U.S. Pat. No. 6,476,636.
1. Field of the Invention
The present invention relates to field-programmable gate arrays, and more particularly, to an architecture for tileable field-programmable gate arrays.
2. Description of the Related Art
A field-programmable gate array (FPGA) is an integrated circuit (IC) that includes a two-dimensional array of general-purpose logic circuits, called cells or logic blocks, whose functions are programmable. The cells are linked to one another by programmable buses. The cell types may be small multifunction circuits (or configurable functional blocks or groups) capable of realizing all Boolean functions of a few variables. The cell types are not restricted to gates. For example, configurable functional groups typically include memory cells and connection transistors that may be used to configure logic functions such as addition, subtraction, etc., inside of the FPGA. A cell may also contain one or two flip-flops. Two types of logic cells found in FPGAs are those based on multiplexers and those based on programmable read only memory (PROM) table-lookup memories. Erasable FPGAs can be reprogrammed many times. This technology is especially convenient when developing and debugging a prototype design for a new product and for small-scale manufacture.
FPGAs typically include a physical template that includes an array of circuits, sets of uncommitted routing interconnects, and sets of user programmable switches associated with both the circuits and the routing interconnects. When these switches are properly programmed (set to on or off states), the template or the underlying circuit and interconnect of the FPGA is customized or configured to perform specific customized functions. By reprogramming the on-off states of these switches, an FPGA can perform many different functions. Once a specific configuration of an FPGA has been decided upon, it can be configured to perform that one specific function.
The user programmable switches in an FPGA can be implemented in various technologies, such as ONO antifuse, M-M antifuse, SRAM memory cell, Flash EPROM memory cell, and EEPROM memory cell. FPGAs that employ fuses or antifuses as switches can be programmed only once. A memory cell controlled switch implementation of an FPGA can be reprogrammed repeatedly. In this scenario, an NMOS transistor is typically used as the switch to either connect or disconnect two selected points (A, B) in the circuit. The NMOS′ source and drain nodes are connected to points A, B respectively, and its gate node is directly or indirectly connected to the memory cell. By setting the state of the memory cell to either logical “1” or “0”, the switch can be turned on or off and thus point A and B are either connected or disconnected. Thus, the ability to program these switches provides for a very flexible device.
FPGAs can store the program that determines the circuit to be implemented in a RAM or PROM on the FPGA chip. The pattern of the data in this configuration memory CM determines the cells' functions and their interconnection wiring. Each bit of CM controls a transistor switch in the target circuit that can select some cell function or make (or break) some connection. By replacing the contents of CM, designers can make design changes or correct design errors. The CM can be downloaded from an external source or stored on-chip. This type of FPGA can be reprogrammed repeatedly, which significantly reduces development and manufacturing costs.
In general, an FPGA is one type of programmable logic device (PLD), i.e., a device that contains many gates or other general-purpose cells whose interconnections can be configured or “programmed” to implement any desired combinational or sequential function. As its name implies, an FPGA is “field-programmable”, meaning that the device is generally programmed by designers or end users “in the field” via small, low-cost programming units. This is in contrast to mask programmable devices which require special steps in the IC chip-manufacturing process.
A field-programming unit typically uses design software to program the FPGA. The design software compiles a specific user design, i.e., a specific configuration of the programmable switches desired by the end-user, into FPGA configuration data. The design software assembles the configuration data into a bit stream, i.e., a stream of ones and zeros, that is fed into the FPGA and used to program the configuration memories for the programmable switches. The bit stream creates the pattern of the data in the configuration memory CM that determines whether each memory cell stores a “1” or a “0”. The stored bit in each CM controls whether its associated transistor switch is turned on or off. End users typically use design software to test different designs and run simulations for FPGAs.
When an FPGA that has been programmed to perform one specific function is compared to an application specific integrated circuit (ASIC) that has been designed and manufactured to perform that same specific function, the FPGA will necessarily be a larger device than the ASIC. This is because FPGAs are very flexible devices that are capable of implementing many different functions, and as such, they include a large amount of excess circuitry that is either not used or could be replaced with hard-wired connections when performing one specific function. Such excess circuitry generally includes the numerous programmable transistor switches and corresponding memory cells that are not used in implementing the one specific function, the memory cells inside of functional groups, and the FPGA programming circuitry. This excess circuitry is typically eliminated in the design of an ASIC which makes the ASIC a smaller device. An ASIC, on the other hand, is not a flexible device. In other words, once an ASIC has been designed and manufactured it cannot be reconfigured to perform a different function like is possible with an FPGA.
Designers of FPGAs (as well as other PLDs) often provide their circuit designs to IC manufacturers who typically manufacture the FPGAs in two different ways. First, an FPGA design may be manufactured as its own chip with no other devices being included in the IC package. Second, an FPGA design may be embedded into a larger IC. An example of such a larger IC is a system on a chip (SOC) that includes the embedded FPGA as well as several other components. The several other components may include, for example, a microprocessor, memory, arithmetic logic unit (ALU), state machine, etc. In this scenario the embedded FPGA may be only a small part of the whole SOC.
Whether an FPGA is to be manufactured as its own IC or embedded into a larger IC (e.g., an SOC), the intended application/use of the IC will determine the size and complexity of the FPGA that is needed. In some scenarios a large FPGA is needed, and in other scenarios a small FPGA is needed. Because conventional FPGAs are typically designed for their intended application/use, an FPGA designed to fulfill a need for a small FPGA must be substantially redesigned for use where a larger FPGA is needed. Therefore, it would be highly advantageous to have an FPGA apparatus and method that could be easily adapted for use in both ICs requiring large FPGAs and ICs requiring small FPGAs. Furthermore, it would be highly advantageous if such FPGA apparatus and method could be used in both the scenario where the FPGA is to be manufactured as its own IC and the scenario where the FPGA is to be embedded into a larger IC.
The present invention provides an apparatus that includes a field-programmable gate array (FPGA). The FPGA includes a first FPGA tile, and the first FPGA tile includes a plurality of functional groups (FGs), a first set of routing conductors, and a plurality of interface groups (IGs). The plurality of FGs are arranged in rows and columns with each of the FGs coupled to the first set of routing conductors to receive input signals, perform a logic operation, and generate signals through first outputs coupled to said first set of routing conductors. The first set of routing conductors is coupled to the FGs and configured to receive signals, route signals within the first FPGA tile, and provide the signals to the FGs via first input ports. The plurality of IGs surround the plurality of FGs such that one IG is positioned at each end of each row and column. Each of the IGs is coupled to the first set of routing conductors and configured to transfer signals from the first set of routing conductors to outside of the first FPGA tile.
A better understanding of the features and advantages of the present invention will be obtained by reference to the following detailed description of the invention and accompanying drawings which set forth an illustrative embodiment in which the principles of the invention are utilized.
The routability of the regular routing structure is maximized by depositing switches according to designators. This novel designation method provides the same routability with approximately half the switches. Thus, a great reduction in routing area is achieved.
Referring to
One feature of the FPGA tile 20 that makes it such a flexible and adaptable device is that it is “tileable”. As used herein, the term “tileable” means that the FPGA tile 20 can be combined with other FPGA tiles to form a larger FPGA. For example,
In accordance with the present invention, FPGA tiles 20 may be combined to form a larger FPGA that is to be manufactured as its own IC or that is to be embedded into a larger IC. For example, with respect to the later scenario, the FPGAs 22, 24 may be embedded into SOCs.
Also illustrated in
The FPGA tiles that are combined may be identical (as are the tiles in the FPGAs 22, 24, 26), or of different sizes and designs in accordance with the present invention. An advantage of using identical FPGA tiles is that it provides an economical solution for providing FPGAs having sizes that are appropriate for the intended uses/applications. Such a solution is economical because only one FPGA tile needs to be designed, and then the necessary number of tiles are combined to form an FPGA. Additionally, it should be understood that an “FPGA tile” is considered herein to be an FPGA. In other words, a single FPGA tile 20 can be used by itself to form an FPGA.
Referring to
Referring to
The intra-tile global input and output ports 46 carry input signals LGG[0:5] and output signal LINT. The LINT signal is carried via a second routing resource. Specifically, in some situations the regular routing output signals Y[0:4] cannot be sent to the intended FG 40 because the regular routing buses and routing interconnect areas do not provide the necessary connections. Or, in other situations, it may be desirable not to use the system central processing unit (CPU) time to send a signal through the regular routing buses and routing interconnect areas. In these situations, the needed one of the regular routing output signals Y[0:4] can be selected as the LINT signal. The LINT signal is routed around the FPGA tile 20 by a routing structure that is separate from the regular routing buses and routing interconnect areas used to route the regular routing output signals Y[0:4]. Therefore, the LINT signal can be sent to any FG 40 or IG 42 regardless of whether the regular routing buses and routing interconnect areas provide the necessary connections. The LINT signals are received by the FG 40 via input ports LGG[0:5] which are part of the second set of routing conductors carrying the LINT signals. As its name implies, the intra-tile global input and output port 46 carry signals that are routed within the boundaries of the FPGA tile 20 and are preferably not routed between FPGA tiles. The intra-tile global inputs and output ports 46 and the generation and use of the LINT signal will be discussed in more detail below.
The inter-tile global input port 48 carries the input signals GG[0:7]. These signals are sent to every FG 40 in all FPGA tiles. As will be discussed below, selected ones of the input signals GG[0:7] are used to control the clock/enable/preset/clear (C/E/P/C) inputs of flip-flops included in each FG 40.
Each FG 40 also includes a CL input and a CO output. The purpose of these input and output ports is to implement a carry chain for faster utilization of logic resources.
Referring to
Each of the LUs 50, 52, 54, 56 also includes a clock/enable/preset/clear (C/E/P/C) input. This input is used to control a flip-flop included inside each of the LUs 50, 52, 54, 56. The C/E/P/C input is generated by a C/E/P/C selection circuit 60. The C/E/P/C selection circuit 60 receives inputs EUI[0:4], EBI[0:4], JI[0:7], GI[0:1], and GG[0:7]. From these signals, the C/E/P/C selection circuit 60 selects four signals to be used as the C/E/P/C signals.
Each of the LUs 50, 52, 54, 56 includes three outputs: Y, JPO, and JO. These outputs carry the result of the Boolean functions and logic operations performed by the LU. As already mentioned, the JPO and JO outputs from each of the LUs 50, 52, 54, 56 are grouped together to form the JI[0:7] bus which is fed back into the inputs of the LUs 50, 52, 54, 56. The Y output from each of the LUs 50, 52, 54, 56 are grouped together to form Y[0:3] of the Y[0:4] bus. The Y[4] signal is selected using a multiplexer (or selection circuit) 62 to select from the JI[0:7] bus. An advantage of selecting the Y[4] signal from the JI[0:7] bus is that it adds flexibility to the device. In other words, the JO or JPO output of any of the LUs 50, 52, 54, 56 can be chosen as the Y[4] signal.
The LINT signal can be selected to be any one of the Y[0:4] signals using a multiplexer 64. The use of the LINT signal adds a tremendous amount of flexibility to the FPGA tile 20 because the LINT signal can be sent to any of the FGs 40 or IGs 42. This is because the LINT signal is routed around the FPGA tile 20 using a routing structure that is separate and independent from that of the Y[0:4] bus. In those situations where one of the signals on the Y[0:4] bus cannot be sent to the desired destination or CPU time needs to be conserved, the multiplexer 64 can be used to select that one of the Y[0:4] signals as the LINT signal in order to send the signal to the desired destination.
Referring to
Referring to
As discussed above, the GG[0:7] bus is an inter-tile global bus that is sent to every FG 40 in all FPGA tiles. The signals in the GG[0:7] bus are often selected as the C/E/P/C signals. In addition, the C/E/P/C selection circuit 60 advantageously allows the two signals GX[0:1] to be selected as the C/E/P/C signals. And the two signals in the GX[0:1] bus can be selected from any of the buses EUI[0:4], EBI[0:4], JI[0:7], and GI[0:1]. Therefore, the C/E/P/C selection circuit 60 allows numerous different signals to be selected as the C/E/P/C signals which provides for a very flexible device. It should be well understood, however, that the illustrated C/E/P/C selection circuit 60 is just one exemplary version of such a selection circuit and that various different designs of the C/E/P/C selection circuit 60 may be used to select various different signals in accordance with the present invention.
Referring to
The inputs A, B, C of the LUT 82 are provided by the twenty-to-one multiplexers 86, 88, 90, respectively, and the inputs A, B, C of the LUT 84 are provided by the twenty-to-one multiplexers 92, 94, 96, respectively. Each of the multiplexers 86, 88, 90, 92, 94, 96 receives as inputs the four buses EUI[0:4], EBI[0:4], JI[0:7], and GI[0:1]. Therefore, three signals are selected from these twenty signals as the inputs A, B, C for each of the LUTs 82, 84.
When only a three input LUT is needed, the LUT 82 can be used by itself and the LUT 84 is not needed. The Y output of the LUT 82 can be sent directly to the JO output of the LU 50, or the Y output of the LUT 82 can be sent to the Y output of the LU 50 by using the two-to-one multiplexer 104 to select the Y output of the LUT 82. Additionally, the Y output of the LUT 82 can be sent to the JPO output of the LU 50 by using the two-to-one multiplexer 98 to select the Y output of the LUT 82 and the two-to-one multiplexer 102 to select the output of the multiplexer 98. Thus, the multiplexers 98, 102, 104 can be used to send the Y output of the LUT 82 to any of the outputs Y, JO, JPO of the LU 50.
One purpose of including two LUTs 82, 84 in the LU 50 is so that they can be used together to provide a four-input LUT. Specifically, the Y output of the LUT 82 and the Y output of the LUT 84 are connected to the inputs of the two-to-one multiplexer 98. The multiplexer 98 is controlled by the twenty-to-one multiplexer 100 which receives as its inputs the four buses EUI[0:4], EBI[0:4], JI[0:7], and GI[0:1]. The LUTs 82, 84 both receive the first, second and third inputs at their A, B, C inputs, and the multiplexer 100 is programmed to select the fourth input and provide it to the control input of the multiplexer 98. According to well-known Boolean logic techniques and the Shannon Expansion, connecting the three-input LUTs 82, 84 in this manner will simulate a single four-input LUT with the result being generated at the output of the multiplexer 98. The output of the multiplexer 98 can be provided to the JPO output of the LU 50 by way of the multiplexer 102 or to the Y output of the LU 50 by way of the multiplexers 102, 104.
A flip-flop 106 is preferably also included in the LU 50. Specifically, the D input of the flip-flop 106 is connected to the output of the multiplexer 98, and the Q output of the flip-flop 106 is connected to one of the inputs of the multiplexer 102. The clock, enable, set and reset inputs of the flip-flop 106 are connected to the corresponding signals of the C/E/P/C bus. One purpose of the flip-flop 106 is to store the output data of the multiplexer 98. This data can be stored and later sent to the JPO output of the LU 50 by selecting the Q output with the multiplexer 102. The stored data can also be sent to the Y output of the LU 50 by selecting the JPO signal with the multiplexer 104. The inclusion of the flip-flop 106 in the LU 50 adds to the flexibility of the device in that output data of the LU 50 can be stored and used at a later time.
Referring to
Similar to the FG 40, the IG 42 also receives LINT signals via the second set of routing conductors. Specifically, for signals coming into the FPGA tile 20, the PI[0:9] bus is coupled to ten, twelve-to-one multiplexers 110 that select the signals which form the CI[0:9] bus. If, however, the regular routing structure that is coupled to the CI[0:9] bus is unable to route a signal to the desired location within the FPGA tile 20, the signal can be selected as the “bLINT” signal by the twelve-to-one multiplexer 112. The bLINT signal is routed by the same secondary routing structure that is used to the route the LINT signals generated by the FGs 40. As such, the bLINT signal can be routed along this secondary routing structure to any of the FGs 40 and/or IGs 42 in the FPGA tile 20. This provides a way to route any of the incoming signals PI[0:9] to any destination within the FPGA tile 20 even if the regular routing structure carrying the CI[0:9] bus does not provide a path to that destination.
Similarly, for signals leaving the FPGA tile 20, the CO[0:9] bus is coupled to ten, twelve-to-one multiplexers 114 that select the signals which form the PO[0:9] bus. If, however, the first set of routing conductors that are coupled to the PO[0:9] bus are unable to route a signal to the desired location outside of the FPGA tile 20 (e.g., in a neighboring FPGA tile), the signal can be selected as the “tLINT” signal by the twelve-to-one multiplexer 116. The tLINT signal is routed by a secondary routing structure that is used to route the LINT signals in the neighboring FPGA tile, and as such, the tLINT signal can be routed to any of the FGs and/or IGs in the neighboring FPGA tile. This provides a way to route any of the outgoing signals CO[0:9] to any destination within the neighboring FPGA tile even if the regular routing structure carrying the PO[0:9] bus does not provide a path to that destination.
As mentioned above, the secondary routing structure within the FPGA tile 20 that carries LINT signals includes the LGG[0:5] bus. Specifically, several LINT signals that need to be routed around the FPGA tile 20 are grouped together and travel via the LGG[0:5] bus. The LGG[0:5] bus is provided to every FG 40 and IG 42 so that LINT signals can be sent to every device. The IGs 42 receive the LGG[0:5] bus from inside of the FPGA tile 20 at input bLGG[0:5]. The bLGG[0:5] input is coupled to the six-to-one multiplexers 118, 120, which have their outputs coupled to the multiplexers 114, 116. In this way, any LINT signal generated within the FPGA tile 20 can be sent outside of the FPGA tile 20 on the PO[0:9] bus or as the tLINT signal by programming the appropriate multiplexers 114, 116 to select the outputs of the appropriate multiplexers 118, 120. Similarly, an LGG bus in a neighboring FPGA tile can be connected to the tLGG[0:5] input of the IG 42. The tLGG[0:5] input is coupled to the six-to-one multiplexers 122, 124, which have their outputs coupled to the multiplexers 110, 112. In this way, any LINT signal generated outside of the FPGA tile 20 can be sent inside the FPGA tile 20 on the CI[0:9] bus or as the bLINT signal by programming the appropriate multiplexers 110, 112 to select the outputs of the appropriate multiplexers 122, 124.
It should be understood that in certain situations the tLINT signal and tLGG[0:5] bus may not be needed and can be eliminated from the IG 42 in accordance with the present invention. This is illustrated in
It should also be understood that the IGs of two neighboring FPGA tiles may be combined into one IG in accordance with the present invention. For example, with the IG 42 shown in
By way of example, any of the multiplexers (selection circuits) discussed herein, such as for example multiplexers 86, 88, 90, 92, 94, 96, 98, 100, 102, 104, may comprise any of the selection circuits described in copending U.S. patent application Ser. No. 09/250,781, filed Feb. 12, 1999, entitled “MULTI-DIMENSIONAL PROGRAMMABLE INPUT SELECTION APPARATUS AND METHOD”, invented by Chung-yuan Sun, and commonly assigned herewith, the full disclosure of which is hereby incorporated into the present application by reference.
Referring to
The first set of routing conductors of the FPGA tile 20 includes several horizontal regular routing buses 150, 152, 154, 156 and several vertical regular routing buses 158, 160, 162. By way of example, the horizontal routing buses 150, 152, 154, 156 may each include X number of lines, the horizontal routing bus 164 may include A number of lines, the vertical routing buses 160, 162 may each include Y number of lines, and the vertical routing bus 158 may include B number of lines. By way of further example, the horizontal routing buses 150, 152, 154, 156 may each include 50 lines, the horizontal routing bus 164 may include 70 lines, the vertical routing buses 160, 162 may each include 60 lines, and the vertical routing bus 158 may include 70 lines.
In order to transfer data from one routing bus to another routing bus or to an FG 40 or an IG 42, several routing interconnect areas 130, 132, 134, 136, 138, 140, 142, 144, 146, 148 are included in the FPGA tile 20. The routing interconnect areas 130, 138, 144, 146 are used to transfer data from one of the vertical routing buses to one of the horizontal routing buses. The other routing interconnect areas 132, 134, 136, 140, 142, 148 are used to transfer data to or from one of the IGs 42 or one of the FGs 40 to or from one of the vertical routing buses or one of the horizontal routing buses. In general, the routing buses and the routing interconnect areas form the regular routing structure of the FPGA tile 20.
Each of the routing interconnect areas 130, 132, 134 includes several transistor switches and corresponding memory cells which are used for making the connections between the various buses. Each transistor switch and memory cell is illustrated in the figure as a circle (or bubble) drawn at the intersection of signal lines to be coupled together. In order to illustrate this,
Referring back to
As illustrated, the routing interconnect areas 130, 132, 134 include transistor switches and memory cells at many intersections of signal lines, but not at all intersections. (Again, the transistor switches and memory cells are inside the illustrated circles or bubbles). When a transistor switch and memory cell is included at every intersection of signal lines, this is known as a “fully populated” routing interconnect portion. A fully populated routing interconnect portion is shown in the routing interconnect area 132 at 192. It should be well understood that the specific intersections chosen to have a transistor switch and memory cell, and which areas are fully populated (if any), may vary widely in accordance with the present invention. In other words, many different patterns of transistor switches and memory cells may be used in the routing interconnect areas 130, 132, 134 in accordance with the present invention.
Referring to
As shown and as set forth above, the routing interconnect areas 130, 132, 134 include transistor switches and memory cells at many intersections of signal lines, but not at all intersections.
Referring still to
Next, further reduction in switches is achieved in quadrants one (1) and four (4) using the following method. Sets of tracks VT0[0:4] through VT5[0:4] are further designated as odd or even tracks. For example, VTO[0:4], VT2[0:4] and VT4[0:4]tracks are designated as even. HT1[0:4], HT3[0:4] and HT5[0:4] tracks are designated as odd. Next the switches remain at the interconnects (according to the method set forth above) if the two intersecting sets tracks are of the same designator, i.e. if the two intersecting tracks are odd or if the two intersecting tracks are even. All switches are removed if the two intersecting tracts are of different designators, i.e. an odd track and an even track. Thus, greater reduction in area is achieved by the additional removal of switches in XA tile 130 and yet the same routability is achieved.
This switch pattern can provide the same routability with half the switches, thus further reduction in routing area is achieved.
The other routing interconnect areas 136, 138, 140, 142, 144, 146, 148 in the FPGA tile 20 are similar to the routing interconnect areas 130, 132, 134. Some, however, will have different numbers of signal lines and intersections. For example, the routing interconnect areas 136, 144 may have a greater number of signal lines in the horizontal bus 164 due in part to ten signals (instead of five) being transferred to the CO[0:9] bus of the IGs 42. Similarly, the routing interconnect areas 146, 148 will have fewer inputs and/or outputs because they are located at the end of a row.
The number of transistor switches used and their positioning in the FPGA tile 20 can change in accordance with the present invention. The specific arrangement and positioning of IGs, FGs, routing buses, routing interconnect areas, and switching transistors within routing interconnect areas will vary greatly depending on the particular application. It should be understood that the configurations illustrated in the figures herein are example configurations.
The signals sent via the LINT output port of six devices, which can be any combination of FGs 40 and/or IGs 42, are assembled to form the LGG[0:5] bus. While the LGG[0:5] bus is illustrated as a six-signal bus, it should be well understood that the number of signals in the LGG bus may vary in accordance with the present invention. Furthermore, the LGG bus is made up of LINT signals from the FGs 40 and bLINT signals from the IGs 42. As discussed above, the “b” designation on the bLINT signals of the IGs 42 indicates that these signals are internal to the FPGA tile 20 as opposed to the external tLINT signals. Therefore, when discussing the formation of the LGG[0:5] bus, use of the term “LINT” will generally be intended to cover both the LINT signal generated by the FGs 40 and the bLINT signal generated by the IGs 42.
The LGG[0:5] bus is assembled as follows. The first column of IGs 42 has their bLINT outputs coupled to an eight-signal bus 200. Six, eight-to-one multiplexers 202 are coupled to bus 200. The output of each of the multiplexers 202 is coupled to a corresponding tri-state buffer 204. The outputs of the tri-state buffers 204 are coupled to the LGG[0:5] bus. In the second column of FGs 40 and two IGs 42, the LINT output of each FG 40 and the bLINT output of each IG 42 are coupled to a ten-signal bus 206. Six, ten-to-one multiplexers 208 are coupled to bus 206. The output of each of the multiplexers 208 is coupled to a corresponding tri-state buffer 204, which in turn are coupled to the LGG[0:5] bus.
In a similar manner, the last column of IGs 42 has their bLINT outputs coupled to an eight-signal bus 210. Six, eight-to-one multiplexers 202 and tri-state buffers 204 couple bus 210 to the LGG[0:5] bus. In the second to last column of FGs 40 and two IGs 42, the LINT output of each FG 40 and the bLINT output of each IG 42 are coupled to a ten-signal bus 212, which in turn is coupled to the LGG[0:5] bus via six, ten-to-one multiplexers 208 and tri-state buffers 204. It should be understood that the rest of the FGs 40 and IGs 42 in the FPGA tile 20 that are not shown in
During operation, each of the multiplexers 202, 208 selects a LINT signal from its input bus, that is, the respective one of buses 200, 206, 210, 212. Up to six of these selected LINT signals may be placed onto the LGG[0:5] bus. This is done by placing six of the tri-state buffers 204 into a conducting state and placing the remaining tri-state buffers into a non-conducting state. The six tri-state buffers 204 that are placed into a conducting state should correspond to the multiplexers 202, 208 that have selected the desired LINT signals.
The LGG[0:5] bus is routed to all of the FGs 40 and IGs 42 in the FPGA tile 20. In this way, a LINT signal from any of the FGs 40 and IGs 42 can be sent to any of the FGs 40 and IGs 42, independent of the first set of routing conductors.
Referring back to
Referring to
As shown, the global signal routing structure 36 also includes bus 230 to connect to the pad ring.
When two FPGA tiles 20 are coupled together, the IG outputs of one tile are typically coupled directly to the IG inputs of the other tile. Or, as discussed above, the IGs of the two tiles can be combined as one 1G.
It should be understood that various alternatives to the embodiments of the invention described herein may be employed in practicing the invention. It is intended that the following claims define the scope of the invention and that structures and methods within the scope of these claims and their equivalents be covered thereby.
Lien, Jung-Cheun, Liu, Tong, Feng, Sheng, Huang, Eddy C., Sun, Chung-Yuan, Liao, Naihui
Patent | Priority | Assignee | Title |
7015719, | Sep 02 2000 | MICROSEMI SOC CORP | Tileable field-programmable gate array architecture |
7157938, | Sep 02 2000 | Actel Corporation | Tileable field-programmable gate array architecture |
7342416, | Sep 02 2000 | MICROSEMI SOC CORP | Tileable field-programmable gate array architecture |
7622947, | Dec 18 2003 | Nvidia Corporation | Redundant circuit presents connections on specified I/O ports |
7664891, | Dec 06 2004 | STMICROELECTRONICS INC. | Modular data transfer architecture |
7750673, | Oct 27 2004 | Mineral Lassen LLC | Interconnect structure and method in programmable devices |
Patent | Priority | Assignee | Title |
5469003, | Nov 05 1992 | Xilinx, Inc | Hierarchically connectable configurable cellular array |
5483178, | Mar 29 1993 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Programmable logic device with logic block outputs coupled to adjacent logic block output multiplexers |
5485103, | Sep 03 1991 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Programmable logic array with local and global conductors |
5491353, | Mar 17 1989 | XILINX, Inc. | Configurable cellular array |
5504439, | Apr 01 1994 | XILINX, Inc. | I/O interface cell for use with optional pad |
5521529, | Jun 02 1995 | Lattice Semiconductor Corporation | Very high-density complex programmable logic devices with a multi-tiered hierarchical switch matrix and optimized flexible logic allocation |
5528176, | Nov 05 1992 | XILINX, Inc. | Register with duplicate decoders for configurable cellular array |
5537057, | Feb 14 1995 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Programmable logic array device with grouped logic regions and three types of conductors |
5541530, | May 17 1995 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Programmable logic array integrated circuits with blocks of logic regions grouped into super-blocks |
5570041, | Sep 19 1986 | Actel Corporation | Programmable logic module and architecture for field programmable gate array device |
5598109, | Feb 14 1995 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Programmable logic array device with grouped logic regions and three types of conductors |
5606266, | Nov 04 1994 | ALTERA CORPORATION, A DELAWARE CORPORATION | Programmable logic array integrated circuits with enhanced output routing |
5606267, | Sep 19 1986 | Actel Corporation | Programmable logic module and architecture for field programmable gate array device |
5614840, | May 17 1995 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Programmable logic array integrated circuits with segmented, selectively connectable, long interconnection conductors |
5617042, | Aug 03 1992 | Lattice Semiconductor Corporation | Multiple array programmable logic device with a plurality of programmable switch matrices |
5621650, | Feb 01 1993 | Lattice Semiconductor Corporation | Programmable logic device with internal time-constant multiplexing of signals from external interconnect buses |
5644496, | Aug 15 1989 | Lattice Semiconductor Corporation | Programmable logic device with internal time-constant multiplexing of signals from external interconnect buses |
5668771, | Sep 03 1991 | ALTERA CORPORATION, A DELAWARE CORPORATION | Programmable logic array integrated circuits |
5671432, | Jun 02 1995 | IBM Corporation; Cadence Design Systems, INC; International Business Machines Corportion | Programmable array I/O-routing resource |
5682107, | Apr 01 1994 | XILINX, Inc. | FPGA architecture with repeatable tiles including routing matrices and logic matrices |
5689195, | May 17 1995 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Programmable logic array integrated circuit devices |
5761099, | Nov 04 1994 | Altera Corporation | Programmable logic array integrated circuits with enhanced carry routing |
5764583, | Sep 03 1991 | Altera Corporation | Programmable logic array integrated circuits |
5809281, | Mar 30 1993 | Altera Corporation | Field programmable gate array with high speed SRAM based configurable function block configurable as high performance logic or block of SRAM |
5825202, | Sep 26 1996 | XILINX, Inc.; Xilinx, Inc | Integrated circuit with field programmable and application specific logic areas |
5828229, | Sep 03 1991 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Programmable logic array integrated circuits |
5977793, | Oct 10 1996 | ALTERA CORPORATION A CORPORATION OF DELAWARE | Programmable logic device with hierarchical interconnection resources |
5990702, | Dec 22 1997 | Lattice Semiconductor Corporation | Flexible direct connections between input/output blocks (IOBs) and variable grain blocks (VGBs) in FPGA integrated circuits |
6020755, | Sep 26 1997 | Lattice Semiconductor Corporation | Hybrid programmable gate arrays |
6034544, | Dec 22 1997 | Lattice Semiconductor Corporation | Programmable input/output block (IOB) in FPGA integrated circuits |
6091263, | Dec 12 1997 | XILINX, Inc.; Xilinx, Inc | Rapidly reconfigurable FPGA having a multiple region architecture with reconfiguration caches useable as data RAM |
6181162, | Apr 05 1996 | Altera Corporation | Programmable logic device with highly routable interconnect |
6211697, | May 25 1999 | MICROSEMI SOC CORP | Integrated circuit that includes a field-programmable gate array and a hard gate array having the same underlying structure |
6476636, | Sep 02 2000 | Actel Corporation | Tileable field-programmable gate array architecture |
6611153, | Sep 02 2000 | Actel Corporation | Tileable field-programmable gate array architecture |
EP415542, |
Date | Maintenance Fee Events |
Sep 22 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 24 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 08 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 22 2008 | 4 years fee payment window open |
Sep 22 2008 | 6 months grace period start (w surcharge) |
Mar 22 2009 | patent expiry (for year 4) |
Mar 22 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 22 2012 | 8 years fee payment window open |
Sep 22 2012 | 6 months grace period start (w surcharge) |
Mar 22 2013 | patent expiry (for year 8) |
Mar 22 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 22 2016 | 12 years fee payment window open |
Sep 22 2016 | 6 months grace period start (w surcharge) |
Mar 22 2017 | patent expiry (for year 12) |
Mar 22 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |