A system board includes a control unit; connectors arranged in series in one direction and accepting a connecting means for inputting and outputting data; and signal lines connecting the control unit to the connectors and including at least one branch point, wherein sub signal lines branched off at the same branch point are equal in length and/or loads of path from the branch point to the connecting means.
|
1. A system board, comprising:
a control unit;
connectors arranged in series in one direction and accepting a connecting means for inputting and outputting data; and
signal lines connecting the control unit to the connectors and including at least one branch point,
wherein sub signal lines branched off at the same branch point are equal in at least one of length and load of path from the branch point to the connecting means.
2. The board of
a first layer including first via holes connected to the signal line, the first via holes arranged between regions in which the connectors are mounted; and
a second layer including second via holes and third via holes, the second via holes arranged at a corresponding position of the first via holes and connected to the first via holes of the first layer, the third via holes arranged on the regions in which the connectors are mounted and connected to the second via holes through sub signal lines, respectively.
3. The board of
a first layer including first via holes connected to the signal line, the first via holes arranged between regions in which the connectors are mounted;
a second layer including second via holes and third via holes, the second via holes arranged at a corresponding position of the first via holes and connected to the first via holes of the first layer, the third via holes arranged on the regions in which the connectors are mounted, except positions in which the second via holes are arranged, and connected to the second via holes through first sub signal lines, respectively; and
a third layer including fourth via holes and fifth via holes, the fourth via holes arranged at a corresponding position of the third via holes and connected to the third via holes of the second layer, the fifth via holes arranged on regions in which the connectors are mounted, except positons in which the fourth via holes are arranged, and connected to the fourth via holes through second sub signal lines, respectively.
|
This application claims the benefit of Korean Patent Application No. 2001-51449, filed on Aug. 24, 2001, under 35 U.S.C. § 119, the entirety of which is hereby incorporated by reference.
1. Field of the Invention
The present invention relates to a system board, and more particularly, to a system board having slots in which a control circuit and modules controlled by the control circuit are mounted.
2. Description of Related Art
A system board for use in a computer system includes slots in which memory modules are mounted and a control circuit to control the memory modules. The slots are regularly arranged at a predetermined distance from the control circuit, and are sequentially connected. Therefore, signal line lengths from the control circuit to the respective slots differ from each other.
Such a signal line arrangement does not cause problems where the computer system operates at a low speed. This is because the computer system can operate normally by connecting the control circuit to the corresponding slots without consideration of signal line lengths from the control circuit to the respective slots.
However, in the case in which the computer system operates at a high speed, such a signal line arrangement could limit operational speed of the computer system.
First to fourth slots S1 to S4 are successively arranged at a regular interval L. The first slot S1 is arranged at a distance l from the control circuit 10. Signal lines SL are connected to the slots S1 to S4, and the terminal resistors Rt are connected to the corresponding signal lines SL. The terminal voltage Vt is connected to the terminal resistors Rt.
The memory control circuit 10 outputs a command to the slots S1 to S4 via the signal lines SL. The slots S1 to S4 receive or output signals in response to the command from the memory control circuit 10 via the signal lines SL. The terminal resistors Rt and the terminal voltage Vt terminate signals transferred through the signal lines SL.
In general, all of the signal lines SL are not arranged on a single layer. The signal lines SL are divided and arranged on two or more layers. For example, as shown in
Regions S1′ to S4′ denote regions in which the slots S1 to S4 each having 44 pins are mounted, respectively. Signal lines SL1 denote part of the signal lines SL arranged on the upper layer, and signal lines SL2 denote part of the signal lines SL arranged on the lower layer. “h1 to h4” denote via holes arranged in a single row, and “H1 to H4” denote via hole groups each including 11 via holes h1 arranged in a single column. The via holes h1 and h4 are connected to the signal lines, and the via holes h2 and h3 are connected to a ground voltage line and a power voltage line, respectively. The via holes h1 to h4 are filled with a conductive material. Pins of each of the slots S1 to S4 are inserted into the via holes of the via hole groups H1 to H4, respectively, arranged on the regions S1′ to S4′, whereupon the signal lines SL1 and SL2 are connected to the slots S1 to S4, respectively.
As sown in
As shown in
Referring to
The eye opening represents signal transmission characteristics. When the eye opening is large, amplitude of the signal voltage becomes large, and therefore the signal transmission characteristic is good. When the eye opening is small, an amplitude of a signal voltage becomes small, and therefore a signal transmission characteristics is bad.
Accordingly, transmission characteristics of the signal transferred from the memory control circuit 10 to the first slot S1 is bad.
Referring to
As described above, the conventional system board has a problem in that signals transferred to the respective slots have a large transmission rate difference with respect to each other. Therefore, even when one slot among several slots has a bad signal transmission characteristic, due to the slot having a bad signal transmission characteristic, performance of the entire system is limited. Also, since the slots have different signal transmission rates, it is difficult to control a signal timing to receive or output a data at an optimum moment.
To overcome the problems described above, preferred embodiments of the present invention provide a system board which can improve a signal transmission rate and a signal transmission characteristic.
The present invention is directed to a system board. The system board includes a control unit and connectors arranged in series in one direction and accepting a connecting means for inputting and outputting data. Signal lines connect the control unit to the connectors and include at least one branch point. Sub signal lines branched off at the same branch point are equal in length and/or loads of path from the branch point to the connecting means.
In one embodiment the board further comprises a first layer including first via holes connected to the signal line, the first via holes arranged between regions in which the connectors are mounted; and a second layer including second via holes and third via holes, the second via holes arranged at a corresponding position of the first via holes and connected to the first via holes of the first layer, the third via holes arranged on the regions in which the connectors are mounted and connected to the second via holes through sub signal lines, respectively.
In one embodiment, the board further comprises a first layer including first via holes connected to the signal line, the first via holes arranged between regions in which the connectors are mounted; a second layer including second via holes and third via holes, the second via holes arranged at a corresponding position of the first via holes and connected to the first via holes of the first layer, the third via holes arranged on the regions in which the connectors are mounted, except positions in which the second via holes are arranged, and connected to the second via holes through first sub signal lines, respectively; and a third layer including fourth via holes and fifth via holes, the fourth via holes arranged at a corresponding position of the third via holes and connected to the third via holes of the second layer, the fifth via holes arranged on regions in which the connectors are mounted, except positons in which the fourth via holes are arranged, and connected to the fourth via holes through second sub signal lines, respectively.
In one embodiment, the branch point is two. In one embodiment, the connectors are configured in the form of slots.
The foregoing and other objects, features and advantages of the invention will be apparent from the more particular description of a preferred embodiment of the invention, as illustrated in the accompanying drawings in which like reference characters refer to the same parts throughout the different views. The drawings are not necessarily to scale, emphasis instead being placed upon illustrating the principles of the invention.
Reference will now be made in detail to preferred embodiments of the present invention, example of which is illustrated in the accompanying drawings.
Regions S1′ to S4′ denote regions in which the slots S1 to S4 each having 44 pins are mounted, respectively. Signal lines SL denote the main signal lines of FIG. 1. “h1 to h4” denote via holes arranged in a single row, and “H1 to H4” denote via hole-groups each including 11 via holes h1 arranged in a single column. The via holes h1 and h4 are connected to the signal lines, and the via holes h2 and h3 are connected to ground voltage lines and power voltage lines, respectively. The via holes h1 to h4 are filled with a conductive material. Pins of each of the slots S1 to S4 are inserted into the via holes of the via hole groups H1 to H4, respectively, arranged on the regions S1′ to S4′, whereupon the signal lines SL1 and SL2 are connected to the slots S1 to S4, respectively. Via holes h5 forming a via hole group H5 are arranged on the right side of the regions S1′ and S3′ and are filled with the conductive material. Via holes h6 forming a via hole group H6 are arranged on the left side of the regions S2′ and S4′ and are filled with the conductive material.
In
The via holes h5 of the via hole group H5 of
Sub signal lines SSl 1 connect the via holes h1 of the via hole group H1 arranged on the regions S1′ and S3′ to the via holes h5 of the via hole group H5, respectively. Sub signal lines SSl 2 connect the via holes h5 of the via hole group H5 to the via holes h1 of the via hole group H1 arranged on the regions S2′ and S4′, respectively. Sub signal lines SSl 3 connect the via holes h4 of the via hole group H4 arranged on the regions S1′ and S3′ to the via holes h6 of the via hole group H6, respectively. Sub signal lines SSl 4 connect the via holes h6 of the via hole group H6 to the via holes h4 of the via hole group H4 arranged on the regions S2′ and S4′, respectively. The signal lines l 1, l 2, l 3 and l 4 are equal in length.
Transmission characteristics and transmission rate of a signal transferred from the memory control circuit 10 to the slot S1 are identical to those of a signal transferred from the memory control circuit 10 to the slot S2. Also, transmission characteristics and transmission rate of a signal transferred from the memory control circuit 10 to the slot S3 are identical to those of a signal transferred from the memory control circuit 10 to the slot S4. As a result, four slots show two different transmission characteristics, and therefore a difference of transmission characteristics of signals transferred between the memory control circuit and the slots is significantly reduced.
As shown in
A length of the signal line SL from the memory control circuit 10 to the branch point “e” differs from that from the memory control circuit 10 to the branch point “f”. However, as compared to a signal line arrangement of the conventional system board, a difference between lengths of the signal lines to the slots is reduced, whereby a signal transmission rate and a signal transmission characteristic are significantly improved.
Regions S1′ to S4′ denote regions in which the slots S1 to S4 each having 44 pins are mounted, respectively. Signal lines SL denote the main signal lines of FIG. 1. “h1 to h4” denote via holes arranged in a single row, and “H1 to H4” denote via hole groups each including 11 via holes h1 arranged in a single column. The via holes h1 and h4 are connected to the signal lines, and the via holes h2 and h3 are connected to ground voltage lines and power voltage lines, respectively. The via holes h1 to h4 are filled with a conductive material. Pins of each of the slots S1 to S4 are inserted into the via holes of the via hole groups H1 to H4, respectively, arranged on the regions S1′ to S4′, whereupon the signal lines SL1 and SL2 are connected to the slots S1 to S4, respectively.
In
In
The via holes h7 of the via hole group H7 arranged on the right side of the region S2′ are connected to the via holes h5 of the via hole group H5 arranged on the right side of the region S1′ through sub signal lines SSl 5 and are connected to the via holes h5 of the via hole group H5 arranged on the right side of the region S3′ through sub signal lines SSl 6.
The via holes h8 of the via hole group H8 arranged on the left side of the region S3′ are connected to the via holes h6 of the via hole group H6 arranged on the left side of the region S2′ through sub signal lines SSl 7 and are connected to the via holes h6 of the via hole group H6 arranged on the left side of the region S4′ through sub signal lines SSl 8. The sub signal lines SSl 5 to SSl 8 are identical in length.
In
The via holes h5 of the via hole group H5 arranged on the right side of the regions S1′ and S3′ are connected to the via holes h1 of the via hole group H1 arranged on the regions S1′ and S3′ through sub signal lines SSl 1 and are connected to the via holes h1 of the via hole group H1 arranged on the regions S2′ and S4′ through sub signal lines SSl 2. The via holes h6 of the via hole group H6 arranged on the left side of the regions S2′ and S4′ are connected to the via holes h4 of the via hole group H4 arranged on the regions S1′ and S3′ through sub signal lines SSl 3 and are connected to the via holes h4 of the via hole group H4 arranged on the regions S2′ and S4′ through sub signal lines SSl 4. The sub signal lines SSl 1 to SSl 4 are identical in length.
Although this latter method for arranging signal lines of the system board according to another embodiment of the present invention requires one additional layer as compared to the former method of one embodiment of the present invention requiring two layers as described above, a length of signal lines from the memory control circuit 10 to the slots S1 to S4, numbers of branch points, and numbers and positions of the via holes are all identical for each slot. Accordingly, characteristics and time for transmitting signals is almost identical because loads of paths of the signal lines are identical.
As shown in
Lengths from the memory control circuit 10 to the slots S1 to S4 are equal, and therefore there occurs no difference of a signal transmission rate and a signal transmission characteristic. Also, since the number and a location of the branch points and the via holes through which signals pass are equal for all slots, signals reaching the respective slots are transferred through the same path, whereupon waveforms of the signals inputted into or outputted from the respective slots become very uniform.
Referring to
Referring to
That is, signal transmission rate and signal transmission characteristics are significantly improved by reducing a difference of signal line lengths from the memory control circuit 10 to the slots S1 to S4 and a load difference of the signal lines.
In the embodiments of the present invention, signal lines are divided into two at one branch point. The signal lines can be divided into three or more at one branch point.
As described herein before, using the system board according to the present invention, signal transmission rate and signal transmission characteristics can be significantly improved by reducing a difference of signal line lengths from the memory control circuit to the slots and a load difference of the signal lines. Also, an operating speed of the system board can be improved.
While the invention has been particularly shown and described with reference to preferred embodiments thereof, it will be understood by those skilled in the art that the foregoing and other changes in form and details may be made therein without departing from the spirit and scope of the invention.
Lee, Sang-won, Lee, Jae-Jun, So, Byung-Se, Park, Myun-Joo
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5530623, | Nov 19 1993 | Intellectual Ventures I LLC | High speed memory packaging scheme |
5571996, | Jan 17 1995 | Dell USA, L.P.; DELL USA, L P | Trace conductor layout configuration for preserving signal integrity in control boards requiring minimum connector stub separation |
6104629, | Sep 17 1998 | International Business Machines Corporation | High frequency memory module |
6144576, | Aug 19 1998 | Intel Corporation | Method and apparatus for implementing a serial memory architecture |
6317352, | Sep 18 2000 | INTEL | Apparatus for implementing a buffered daisy chain connection between a memory controller and memory modules |
6411539, | Mar 10 2000 | Longitude Licensing Limited | Memory system |
6438012, | May 12 1999 | Longitude Licensing Limited | Directional coupling memory module |
6674649, | Jul 23 2001 | Intel Corporation | Systems having modules sharing on module terminations |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 10 2002 | PARK, MYUN-JOO | SAMSUNG ELECTRONICS, CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013132 | /0080 | |
Jul 10 2002 | SO, BYUNG-SE | SAMSUNG ELECTRONICS, CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013132 | /0080 | |
Jul 10 2002 | LEE, SANG-WON | SAMSUNG ELECTRONICS, CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013132 | /0080 | |
Jul 10 2002 | LEE, JAE-JUN | SAMSUNG ELECTRONICS, CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013132 | /0080 | |
Jul 22 2002 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Aug 10 2005 | ASPN: Payor Number Assigned. |
Sep 17 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 24 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 29 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 22 2008 | 4 years fee payment window open |
Sep 22 2008 | 6 months grace period start (w surcharge) |
Mar 22 2009 | patent expiry (for year 4) |
Mar 22 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 22 2012 | 8 years fee payment window open |
Sep 22 2012 | 6 months grace period start (w surcharge) |
Mar 22 2013 | patent expiry (for year 8) |
Mar 22 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 22 2016 | 12 years fee payment window open |
Sep 22 2016 | 6 months grace period start (w surcharge) |
Mar 22 2017 | patent expiry (for year 12) |
Mar 22 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |