A multi-chip package type semiconductor device includes an insulating substrate having first and second conductive patterns thereon, a first semiconductor chip on the insulating substrate and having a first terminal pad and a relay pad isolated from the first terminal pad. The device further includes a second semiconductor chip on the first semiconductor chip having a second terminal pad. The first semiconductor chip is connected to the first pattern by a first bonding wire. The second semiconductor chip is connected to the second pattern by a second bonding wire, which connects the second pattern to the relay pad, and a third bonding wire, which connects the relay pad to the second terminal pad. The lengths of the first, second and third bonding wire are approximately the same.
|
6. A multi-chip package type semiconductor device, comprising:
a first semiconductor chip having a first electrode pad;
a second semiconductor chip mounted on the first semiconductor chip, the second semiconductor chip having a second electrode pad;
an internal electrode;
a bump formed on the first electrode pad;
a first wire which includes a first bond made on the internal electrode and a second bond made on the bump, wherein the first wire extends between the internal electrode and the bump; and
a second wire which includes a first bond made on the second electrode pad and a second bond made on the bump, wherein the second wire extends between tops of the bump and the second electrode pad.
1. A multi-chip package type semiconductor device, comprising:
a first semiconductor chip having a first electrode pad;
a second semiconductor chip mounted on the first semiconductor chip, the second semiconductor chip having a second electrode pad;
an internal electrode;
a first bump formed on the first electrode pad;
a second bump formed on the second electrode pad;
a third bump formed on the first bump;
a first wire which includes a first bond made on the internal electrode and a second bond made on the first bump, wherein the first wire extends between the internal electrode and a place between the first and third bumps; and
a second wire which includes a first bond made on the third bump and a second bond made on the second bump, wherein the second wire extends between tops of the third bump and the second bump.
2. A multi-chip package type semiconductor device, as claimed in
3. A multi-chip package type semiconductor device, as claimed in
4. A multi-chip package type semiconductor device, as claimed in
5. A multi-chip package type semiconductor device, as claimed in
7. A multi-chip package type semiconductor device, as claimed in
8. A multi-chip package type semiconductor device, as claimed in
9. A multi-chip package type semiconductor device, as claimed in
10. A multi-chip package type semiconductor device, as claimed in
11. A multi-chip package type semiconductor device, as claimed in
|
This application claims the priority benefit of Japanese Patent Application No. 2000-29632, filed Sep. 28, 2000, the entire disclosure of which is incorporated herein by reference. This application is a continuation of co-pending application Ser. No. 09/963,590, filed Sep. 27, 2001.
1. Field of the Invention
This invention relates to a semiconductor device, and more particularly, to a multi-chip package type semiconductor device in which more than one IC chip can be packaged.
2. Description of the Related Art
In the related art, there are several types of multi-chip packages in which more than one IC chip can be packaged. One typical multi-chip package is a stack type multi-chip package that packages at least two IC chips in a stacked manner.
In the stack type multi-chip package, the semiconductor device includes an insulating substrate, a first semiconductor chip formed on the insulating substrate and a second semiconductor chip, which is formed on the first semiconductor chip. Each of the semiconductor chips includes terminal pads, and the insulating substrate includes internal terminals. In the stack type multi-chip package, the terminal pads of the first semiconductor chip are connected to the internal terminals by a first conductive wire, and the terminal pads of the second semiconductor chip are connected to the internal terminals by a second conductive wire. The insulating substrate, a first semiconductor chip and a second semiconductor chip are encapsulated by a sealing material, such as resin.
According to the stack type multi-chip package structure, since the second semiconductor chip is mounted on the first semiconductor chip, the distance between one of the terminal pads on the second semiconductor chip and one of the internal terminals, which is closest to the second semiconductor chip, is longer than that between one of the terminal pads on the first semiconductor chip and one of the internal terminals, which is closest to the first semiconductor chip. Therefore, the second conductive wire that connects the terminal pad of the second semiconductor chip to the internal terminal should be longer than the first conductive wire that connects the terminal pad of the first semiconductor chip to the internal terminal.
When the semiconductor device including conductive wires having the different lengths is encapsulated by the sealing material, the second conductive wire that is longer than the first conductive wire is pushed by injection pressure from the sealing material. As a result, the second conductive wire may contact an adjacent conductive wire so that circuits of the second semiconductor chip may short.
It is therefore an object of the invention to resolve the above-described problem in a multi-chip package type semiconductor device.
The object is achieved by a multi-chip package type semiconductor device including an insulating substrate having first and second conductive patterns thereon, a first semiconductor chip having a first internal circuit on the insulating substrate, the first semiconductor chip having a first terminal pad connecting to the first internal circuit and a conductive relay pad isolated from the first terminal pad, and the conductive relay pad including a first area and a second area, a second semiconductor chip on the first semiconductor chip, the second semiconductor chip being smaller than the first semiconductor chip, and having a second internal circuit and having a second terminal pad connecting to the second internal circuit, a first bonding wire connecting the first terminal pad to the first conductive pattern, a second bonding wire connecting the second conductive pattern to the conductive relay pad in the first area, and a third bonding wire connecting the conductive relay pad in the second area to the second terminal pad wherein the lengths of the first, second and third bonding wire are approximately the same.
The above and further objects and novel features of the invention will more fully appear from the following detailed description, appended claims and accompanying drawings.
FIG. 4. is a sectional view of a multi-chip package type semiconductor device according to a third embodiment of the invention;
Referring to
Referring to FIG. 1 and
The top surface of the semiconductor chip 3, except for the first terminal pad 11a and the relay pad 11b, is covered by a passivation layer such as a silicon nitride layer, and therefore, the first terminal pad 11a and the relay pad 11b are exposed. The top surface of the semiconductor chip 5, except for the second terminal pad 13, is also covered by a passivation layer such as a silicon nitride layer, and therefore, the second terminal pad 13 is exposed.
Referring to
The first conductive pattern 6a on the insulating substrate 1 is connected to the first terminal pad 11a by a first bonding wire 17 according to the following method. First, one end of the first bonding wire 17 is connected to the first terminal pad 11a by the well-known ball bonding method, as the first bond, which means a beginning connection. Then, the other end of the first bonding wire 17 is thermally pressed onto the first conductive pattern 6a, as the second bond, which means an ending connection.
The second conductive pattern 6b is connected to the second terminal pad 13 by a second bonding wire 18a and a third bonding wire 18b according the following method. First, one end of the second bonding wire 18a is connected to the second conductive pattern 6b by the ball bonding method, as the first bond. Then, the other end of the second bonding wire 18a is connected to the first metal bump 15, as the second bond. Second, one end of the third bonding wire 18b is connected to the relay pad in the second area Y by the ball bonding method, as the first bond. Then, the other end of the third bonding wire 18b is connected to the second metal bump 16, as the second bond. In this embodiment, although the connection between the second conductive pattern 6b and the first semiconductor chip 3 is made prior to the connection between the second terminal pad 13 on the second semiconductor chip 5 and the relay pad 11b on the first semiconductor chip 3, the connection between the second terminal pad 13 on the second semiconductor chip 5 and the relay pad 11b on the first semiconductor chip 3 may be made first. Since the distance between the second terminal pad 13 and the relay pad 11b equals the distance between the relay pad 11b and the second conductive pattern 6b, which equals the distance between the first terminal pad 11a and the first conductive pattern 6b, the lengths of the first, second and third bonding wires 17, 18a, 18b can be approximately the same.
In the first embodiment, the relay pad 11b is formed in a rectangular shape, and its longer side is parallel to the side of the first semiconductor chip 3. However, it is possible to form the rectangularly-shaped relay pad 11b whose shorter side is parallel to the side of the first semiconductor chip 3 as shown in FIG. 2B. In this case, the second bonding wire 18a connects the second conductive pattern 6b to a first area X of the rectangularly-shaped relay pad 11b, which is relatively close to the side of the first semiconductor chip 3, and the third bonding wire 18b connects the second terminal pad 13 to a second area Y of the rectangularly-shaped relay pad 11b, which is relatively far to the side of the first semiconductor chip 3. Although the location where the second semiconductor chip 5 is mounted is restricted, it is possible to form each of the first and second wires 17 and 18a so as not to be formed perpendicular to the side of the semiconductor chips 3, in order to avoid the contact between the first and second wires 17 and 18a effectively.
Further, the relay pad 11b can be formed large enough to space the first metal bump 15 from the one end of the third bonding wire 18b on the large relay pad 11b if the space allows, as shown in FIG. 2C. In this case, the flexibility in forming the second and third wires 18a, 18b is improved.
According to the first embodiment of the invention, the second terminal pad 13 of the second semiconductor chip 5 is not directly connected to the second conductive pattern 6b of the insulating substrate 1, and the second terminal pad 13 is connected to the second conductive pattern 6b via the relay pad 11b by using the second and third bonding wires 18a, 18b, each of which has approximately the same length as the first bonding wire 17. Therefore, it is not necessary to use a long bonding wire to connect the second terminal pad 13 to the second conductive pattern 6b in the first embodiment. As a result, it is possible to avoid unnecessary contact of the bonding wires, which are next to each other when the semiconductor device 100 is encapsulated by the sealing material.
Further, the relay pad 11b is formed larger than the first terminal pad 11a so that the first metal bump 15 is formed on the relay pad 11b in the first area X and the first bond of the third bonding wire can be made on the same relay pad 11b in the second area Y Therefore, since the second and third bonding wires 18a 18b can be connected in the different area in the relay pad 11b, stress of the wire bonding on the relay pad 11 can be reduced.
Moreover, since the first bond of the third bonding wire 18b is made on the relay pad 11b of the first semiconductor chip 3, and the second bond of the third bonding wire 18b is made on the second terminal pad 13 of the second semiconductor chip 5, the third bonding wire 18b having a low height wiring loop can be formed. Therefore, since the sealing material 19 can be thin, the thin package semiconductor device can be realized.
As described above, the entire surface of the relay pad 11 is exposed from the passivation layer. However, when the relay pad 11b is formed large enough to space the first metal bump 15 from the one end of the third bombing wire 18 on the large relay pad 11b, as shown in
The difference between the first and second embodiments is in the method the wire bonding to connect the first terminal pad 11a of the first semiconductor chip 3 or the second terminal pad 13 of the second semiconductor chip 5 to the first and second conductive patterns 6a, 6b.
Referring to
According to the second embodiment, since the first bond of the third wire 23b is made at the second terminal pad 13 by the ball bonding method, it is not necessary to form any metal bumps on the second terminal pad 13. Therefore, in addition to the benefits of the first embodiment, it is possible to delete the process of forming the metal bumps on the second terminal pad 13.
A semiconductor device 200 of the third embodiment is explained below with reference to
Referring to
A second semiconductor chip 5, which is fixed on the first semiconductor chip 3, includes a second terminal pad 34, which connects to a second internal circuit 5a. A second metal bump 35 is formed on the second terminal pad 34.
The first semiconductor chip 3 is connected to a first conductive pattern 6a formed on an insulating substrate 1 by a first bonding wire 33. The method of connecting the first semiconductor chip 3 to the first conductive pattern 6a is the same as that described in the first embodiment. That is, the first bond of the first bonding wire 33 by the ball bonding method is made at the first terminal pad 31b, and the second bond of the first bonding is made at the first conductive pattern 6a.
The second semiconductor chip 5 is connected to a second conductive pattern 6b formed on the insulating substrate 1 by second and third bonding wires 36a, 36b in the following method. First, one end of the second bonding wire 36a is connected to the second conductive pattern 6b by the ball bonding method, as the first bond. Then, the other end of the second bonding wire 36a is connected to the first metal bump 32 on the relay pad 31b, as the second bond. Second, one end of the third bonding wire 36b is connected to the first metal bump 32 on which the other end of the second bonding wire 36a is connected, by the ball bonding method, as the first bond. Then, the other end of the third bonding wire 36b is connected to the second metal bump 35, as the second bond.
According to the third embodiment, in addition to the benefits of the first embodiment, the following benefit can be expected. Since the first bond of the third bonding wire 36b is made on the second bond of the second bonding wire 36a, it is not necessary to form the large relay pad, such as the relay pad 11b shown in
The difference between the third and fourth embodiment is a method of the wire bonding to connect a first terminal pad 41a of the first semiconductor chip 3 or a second terminal pad 44 of the second semiconductor chip 5 to the first and second conductive patterns 6a, 6b. So, the same reference numbers in
Referring to
According to the fourth embodiment, since the second bonds of both of the second and third bonding wire 46a, 46b are made on the first metal bump 42, it is not necessary to form any metal bumps on the second terminal pad 44. Therefore, in addition to the benefits of the third embodiment, it is possible to delete the process of forming the metal bumps on the second terminal pad 13.
Various other modifications of the illustrated embodiments, as well as other embodiments of the invention, will be apparent to those skilled in the art on reference to this description. For example, in all embodiments, the semiconductor chip 3 is fixed on the insulating substrate 1. However, the invention can be applied to the multi-chip package type semiconductor devices formed on the lead frame. In this case, a inner lead is used instead of conductive pattern 6a, 6b, and the first semiconductor is fixed on a die pad of the lead frame. Therefore, the appended claims are intended to cover any such modifications or embodiments as fall within the true scope of the invention.
Suzuki, Shinsuke, Komiyama, Mitsuru
Patent | Priority | Assignee | Title |
7250686, | Feb 21 2002 | MICRO-OPTIMUS TECHNOLOGIES, INC | Semiconductor device, method for designing the same and recording medium that can be read by computer in which program for designing semiconductor device is recorded |
7285854, | Mar 18 2004 | Denso Corporation | Wire bonding method and semiconductor device |
7749808, | Sep 01 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Stacked microelectronic devices and methods for manufacturing microelectronic devices |
7875966, | Feb 14 2005 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Stacked integrated circuit and package system |
8102043, | Feb 14 2005 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Stacked integrated circuit and package system and method for manufacturing thereof |
8132709, | Nov 22 2006 | Nichia Corporation | Semiconductor device and method for manufacturing same |
8476726, | Apr 30 2009 | Nichia Corporation | Semiconductor device and method of manufacturing the semiconductor device |
8519517, | Nov 13 2004 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Semiconductor system with fine pitch lead fingers and method of manufacturing thereof |
8587123, | Sep 27 2011 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Multi-chip and multi-substrate reconstitution based packaging |
9252123, | Oct 18 2011 | Samsung Electronics Co., Ltd. | Multi-chip package and method of manufacturing the same |
9281457, | Apr 30 2009 | Nichia Corporation | Semiconductor device and method of manufacturing the semiconductor device |
Patent | Priority | Assignee | Title |
5328079, | Mar 19 1993 | National Semiconductor Corporation | Method of and arrangement for bond wire connecting together certain integrated circuit components |
5777345, | Jan 03 1996 | Intel Corporation | Multi-chip integrated circuit package |
6148505, | Jul 16 1997 | Mitsubishi Denki Kabushiki Kaisha | System and method for wiring electronic components in a three-dimensional manner |
6215182, | Oct 19 1999 | SOCIONEXT INC | Semiconductor device and method for producing the same |
6229217, | Jan 14 1998 | Sharp Kabushiki Kaisha | Semiconductor device and method of manufacturing the same |
6441501, | Sep 30 2000 | Siliconware Precision Industries Co., Ltd. | Wire-bonded semiconductor device with improved wire arrangement scheme for minimizing abnormal wire sweep |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 17 2002 | Oki Electric Industry Co., Ltd. | (assignment on the face of the patent) | / | |||
Oct 01 2008 | OKI ELECTRIC INDUSTRY CO , LTD | OKI SEMICONDUCTOR CO , LTD | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 021901 | /0913 | |
Oct 03 2011 | OKI SEMICONDUCTOR CO , LTD | LAPIS SEMICONDUCTOR CO , LTD | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 032495 | /0483 |
Date | Maintenance Fee Events |
Nov 14 2005 | ASPN: Payor Number Assigned. |
Sep 24 2008 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 19 2012 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 06 2016 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 19 2008 | 4 years fee payment window open |
Oct 19 2008 | 6 months grace period start (w surcharge) |
Apr 19 2009 | patent expiry (for year 4) |
Apr 19 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 19 2012 | 8 years fee payment window open |
Oct 19 2012 | 6 months grace period start (w surcharge) |
Apr 19 2013 | patent expiry (for year 8) |
Apr 19 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 19 2016 | 12 years fee payment window open |
Oct 19 2016 | 6 months grace period start (w surcharge) |
Apr 19 2017 | patent expiry (for year 12) |
Apr 19 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |