A method including determining a first flare convolution based on a feature density of projected structures on a substrate layout, determining a second flare convolution based on a mask for a given substrate layout, determining a system flare variation by summing the first flare convolution and the second flare convolution, and determining a critical dimension variation based on the system flare variation.
|
1. A method comprising:
determining a first flare convolution based on a feature density of projected structures on a substrate layout, calculated on a coarse grid over a unit area;
determining a second flare convolution based on a feature density of projected structures on a substrate layout, calculated on a fine grid over the unit area;
determining a system flare variation over a unit area of a substrate layout summing the first flare convolution and the second flare convolution;
determining a critical dimension variation based on the system flare variation; and
modifying a feature density layout to modify critical dimension variations.
2. The method of
determining a first flare convolution based on a feature density of projected structures on a substrate layout, calculated on a coarse grid over a unit area;
determining a second flare convolution based on a feature density of projected structures on a substrate layout, calculated on a fine grid over the unit area; and
summing the first flare convolution and the second flare convolution.
3. The method of
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
removing the plurality of mask features.
|
This application is a contination of U.S. patent application Ser. No. 10/061,615, filed Feb. 1, 2002, now U.S. Pat. No. 6,625,802.
1. Field
The invention relates to circuit patterning and more particularly to patterning using extreme ultra-violet lithography.
2. Background
Patterning is the series of steps that results in the removal of selected portions of surface layers added on a substrate such as a wafer. Patterning creates the surface parts of devices that make-up a circuit. One goal of patterning is to create in or on the wafer surface, the parts of the device or circuit in the exact dimensions (feature size) required by the circuit design and to locate the parts in their proper location on a wafer surface. Generally speaking, patterning sets the critical dimension of devices of a circuit.
Generally, patterning is accomplished through photolithography techniques. In general, photolithography is a multi-step pattern transfer process whereby a pattern contained on a reticle or photomask is transferred onto the surface of a wafer through a lithographic imaging step, including the development of a light sensitive material (e.g., photoresist) on the wafer. In general, the smallest feature printable by the imaging system is proportional to the following quantity:
where λ is the wavelength of light used in imaging the mask onto the wafer and NA is the numerical aperture of the projection optics.
One goal of circuit designers is to reduce the feature size (the critical dimension) of devices of a circuit, i.e., reduce the smallest feature patternable. A reduction in wavelength of light used in patterning will reduce the smallest feature patternable as will an increase in the numeral aperture of the lens. Unfortunately, an increase in the numerical aperture of the lens tends to be quite expensive. Thus, the recent trend has been to reduce the wavelength. Currently, wavelengths of light used in patterning integrated circuits are 248 nanometers or less for a critical dimension on the order of 130 nm. As the critical dimension approaches 100 nanometers or less, the wavelength will be reduced to under 200 nanometers, and will eventually lie in the extreme ultraviolet (EUV) region.
In the general course of patterning, the image of a reticle or photomask is projected onto a wafer by an imaging system. Typically, the imaging system is refractive and is composed of lenses fabricated out of glass or quartz. EUV radiation, however does not pass through quartz or glass. Thus EUV imaging relies on reflective optics.
The short wavelengths used for imaging in EUV lithography raises a concern about flare. Flare is unwanted background light. It comes from locations away from the feature of interest and it reduces the printability of the image. Furthermore, variations of flare over the image cause unwanted changes in the printed size of critical features. Flare results from scattering off of imperfections on the mirror surfaces used as the optical elements of the EUV imaging system. There is a limit on how smooth the mirror surface can be, and even at the atomic level (e.g., three to four atoms), roughness in the mirror can cause significant light scattering. This light scattering leads to background illumination, called flare. This background illumination can be tolerated so long as it is not too large and is uniform across the wafer.
The flare at any location is a function of the surrounding mask layout. In general, a mask layout for a circuit design on a wafer is very complex and does not consist of a repeatable or uniform pattern. This variation in pattern layout results in non-uniform flare.
What is needed is a technique to determine a the variation of flare across the image; with this knowledge, techniques can be implemented to compensate for the non-uniformity of the flare.
A technique for determining flare variation across the image of a die is disclosed. The technique involves evaluating the feature density (e.g., chrome feature density) on the mask on an appropriate grid. This feature density map is converted, through techniques elaborated herein, into a flare variation map. The knowledge of the flare variation allows the determination of a critical dimension (feature size) variation across the die, and subsequent compensation to minimize these critical dimension variations.
As described above, flare in reflective optics patterning (e.g., EUV wavelength optics) is generally the result of mirror roughness and its variation over the image of a die is due to non-uniform feature layout. One objective in mask patterning through reflective optics is to reduce within-die critical dimension variations due to flare. The technique described herein relates to determining a system flare and a critical dimension variation and then minimizing that variation by modifying the feature layout of an area of the substrate (e.g., an area of a chip or die on a wafer).
In order to determine the flare variation on a die of a wafer, the flare should be calculated at every point on the die. Flare is generally recognized as a far-field effect that can be represented by a point spread function (PSF).
To calculate flare at a given point in the die, an aerial image of the mask can be convolved with a point spread function for light scattering (flare). For one optical system, the PSF due to flare was defined by:
According to the above equation and as illustrated in
Once the chrome density of the mask is determined, the feature density of the die is convolved with an appropriate grid with a PSF for real space or frequency space (block 220). With regard to a real space convolution, the flare may be representative according to the following:
f(x,y)=″″D(x0,y0)PSF(x−x0,y−y0)=Ydx0dy0.
With regard to frequency space, the flare may be represented according to the following equation, employing known mathematical notation involving Fourier transforms:
f=Density(x,y)
Due to peculiarities of the PSF, both methods require that the convolution be done on a very fine grid (1 micron or less) in order for the calculation to be accurate. This is impractical to carry out given the large number of pixels involved. One alternative method that can be utilized is the variable grid method, using a coarse grid where the variation of quantities is small, and a fine grid where such variation is large. However, this method is very cumbersome for the real space technique, and is ruled out by definition for the frequency space methods (which require a constant grid size). Thus, a technique is required to address this issue. The method described here essentially uses the frequency space method, but instead of doing the convolution in a single step with very fine grid, multiple convolutions are employed, each with a different, albeit uniform, grid.
Referring to
In addition to the selection of a coarse grid for determining flare, a fine grid is similarly established (block 320). In general, the fine grid flare evaluation recognizes that the largest contribution to flare at a given point comes from other points relatively close to the point of measurement. Therefore, the fine grid selection seeks to determine an amount of flare in fine steps about a point.
Having determined an appropriate coarse grid and fine grid for calculating flare convolutions, the technique includes determining an amount of flare (or a reasonable majority of the amount of flare) for a point on a die of a wafer for the coarse and fine grid (block 330). The total flare at that point is determined by summing the coarse grid flare convolution and the fine grid flare convolution (block 340) as shown below (for a specific set of values for coarse and fine grids):
Flare=PSFFine
Referring to the example illustrated in
PSF1
PSF20
flare=PSF1
The technique described simplifies the determination of flare at any point on a substrate by a superposition of two convolutions in frequency space each of a different grid, rather than a single convolution of the entire substrate. The technique provides a good approximation of the actual flare at a point without the computer intensive convolution required, for example, by an aerial image of the mask. It is appreciated that the above described technique is preferably implemented in a machine readable medium such as a computer-program.
Referring again to
The allowable tolerance for critical dimension variation allows the variation of flare to be evaluated for an acceptable level (block 240). This, in turn, provides an allowed variation of feature density of a particular layout.
As noted above, feature density is a factor in flare. A non-uniform feature density on a die contributes significantly to the amount of flare at a given point on the die. To address the non-uniformity of feature density on a die, auxiliary or dummy features may be added to the layout. In one embodiment, such auxiliary features may be added by commercial layout tools, such as for example, CATS, commercially available from Numerical Technologies, Inc. The prior art addition of auxiliary features is primarily driven by a polishing (e.g., chemical mechanical polishing (CMP)) requirements, which dictate the size and placement of the auxiliary features. According to the embodiment described herein, the placement of the auxiliary features are controlled principally by flare-reduction criteria. The size of such auxiliary features may be specified such that they are below the resolution limit of the particular lithography system utilized. In this way, the auxiliary features can add energy for dark field masks or subtract energy for clear field masks to the flare background. As sub-resolution features, the auxiliary features would not have enough energy to produce unwanted features on the wafer.
As described above, the quantity of interest in determining flare variation is chrome feature density averaged over a unit grid area. It is appreciated that the exact size of the features inside the grid area does not significantly affect the calculation. The chrome feature density can be increased in regions where it is low, by adding auxiliary chrome features. The size of the auxiliary features inside the grid can be arbitrarily chosen, so long as the features increase the density to the required level, and so long as an individual auxiliary feature is small enough that it does not print.
In the preceding detailed description, the invention is described with reference to specific embodiments thereof. It will, however, be evident that various modifications and changes may be made thereto without departing from the broader spirit and scope of the invention as set forth in the claims. The specification and drawings are, accordingly, to be regarded in an illustrative rather than a restrictive sense.
Singh, Vivek K., Bjorkholm, John Ernst, Leon, Francisco A.
Patent | Priority | Assignee | Title |
10036961, | Nov 02 2015 | Samsung Electronics Co., Ltd. | Optical proximity correction (OPC) method and method of fabricating mask using the OPC method |
10212144, | Mar 15 2013 | ASSA ABLOY AB | Digital credential with embedded authentication instructions |
10791106, | Mar 15 2013 | ASSA ABLOY AB | Digital credential with embedded authentication instructions |
7080384, | Oct 22 2001 | S AQUA SEMICONDUCTOR, LLC | Method and apparatus for providing access control for a decentralized or emergent model on a computer network |
7199863, | Dec 21 2004 | ASML NETHERLANDS B V | Method of imaging using lithographic projection apparatus |
7253939, | Sep 30 2005 | Intel Corporation | Superconductor-based modulator for extreme ultraviolet (EUV) |
7966582, | May 23 2008 | Synopsys, Inc. | Method and apparatus for modeling long-range EUVL flare |
8039177, | Jun 19 2009 | Kabushiki Kaisha Toshiba | Method of correcting a flare and computer program product |
8443308, | May 02 2011 | Synopsys Inc. | EUV lithography flare calculation and compensation |
8443311, | Jan 28 2011 | Kioxia Corporation | Flare value calculation method, flare correction method, and computer program product |
8507160, | Feb 04 2011 | Kioxia Corporation | Flare prediction method, photomask manufacturing method, semiconductor device manufacturing method, and computer-readable medium |
8527914, | Dec 15 2011 | Kioxia Corporation | Flare map calculating method and recording medium |
8617773, | Mar 22 2011 | Kioxia Corporation | Method of correcting mask pattern, computer program product, and method of manufacturing semiconductor device |
8673543, | Jan 09 2008 | Renesas Electronics Corporation | Method for manufacturing semiconductor device |
Patent | Priority | Assignee | Title |
6081658, | Dec 31 1997 | Synopsys, Inc | Proximity correction system for wafer lithography |
6111646, | Jan 12 1999 | EUV LLC | Null test fourier domain alignment technique for phase-shifting point diffraction interferometer |
6118535, | Jun 02 1999 | EUV LLC | In Situ alignment system for phase-shifting point-diffraction interferometry |
6195169, | Oct 21 1998 | EUV LLC | Phase-shifting point diffraction interferometer grating designs |
6233056, | Oct 21 1998 | EUV LLC | Interferometric at-wavelength flare characterization of EUV optical systems |
6239879, | Jul 29 1998 | SBC PROPERTIES, L P | Non-contacting communication and power interface between a printing engine and peripheral systems attached to replaceable printer component |
6289499, | Dec 31 1997 | Synopsys, Inc | Proximity correction software for wafer lithography |
6553559, | Jan 05 2001 | GLOBALFOUNDRIES U S INC | Method to determine optical proximity correction and assist feature rules which account for variations in mask dimensions |
6625802, | Feb 01 2002 | Intel Corporation | Method for modifying a chip layout to minimize within-die CD variations caused by flare variations in EUV lithography |
6815129, | Sep 26 2000 | EUV Limited Liability Corporation | Compensation of flare-induced CD changes EUVL |
20030149956, | |||
20040025140, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 30 2003 | Intel Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Dec 01 2008 | REM: Maintenance Fee Reminder Mailed. |
May 24 2009 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
May 24 2008 | 4 years fee payment window open |
Nov 24 2008 | 6 months grace period start (w surcharge) |
May 24 2009 | patent expiry (for year 4) |
May 24 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 24 2012 | 8 years fee payment window open |
Nov 24 2012 | 6 months grace period start (w surcharge) |
May 24 2013 | patent expiry (for year 8) |
May 24 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 24 2016 | 12 years fee payment window open |
Nov 24 2016 | 6 months grace period start (w surcharge) |
May 24 2017 | patent expiry (for year 12) |
May 24 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |