The inventor devised methods of forming interconnects that result in conductive structures with fewer voids and thus reduced electrical resistance. One embodiment of the method starts with an insulative layer having holes and trenches, fills the holes using a selective electroless deposition, and fills the trenches using a blanket deposition. Another embodiment of this method adds an anti-bonding material, such as a surfactant, to the metal before the electroless deposition, and removes at least some the surfactant after the deposition to form a gap between the deposited metal and interior sidewalls of the holes and trenches. The gap serves as a diffusion barrier. Another embodiments leaves the surfactant in place to serve as a diffusion barrier. These and other embodiments ultimately facilitate the speed, efficiency, or fabrication of integrated circuits.
|
1. A method of forming one or more conductive structures for an integrated circuit, the method comprising:
providing a solution including at least one surfactant and at least one metal, with the solution having a surfactant concentration; and
forming an insulative structure having at least one hole and at least one trench, with the at least one hole having a sidewall portion;
depositing the at least one metal and the at least one surfactant from the solution into the at least one hole;
removing at least a portion of the at least one surfactant from the at least one hole or the at least one trench to form a diffusion barrier after depositing the at least one metal and the at least one surfactant; and
depositing metal in the at least one trench after removing at least a portion of the at least one surfactant.
2. The method of
3. The method of
4. The method of
6. The method of
|
This application is a divisional of application U.S. Ser. No. 09/224,941, filed on Dec. 31, 1998, now issued as U.S. Pat. No. 6,359,328, which is incorporated herein by reference.
The present invention concerns methods of fabricating integrated circuits, particularly methods of making integrated-circuit wiring, or interconnects, from metal and methods of inhibiting metal diffusion through insulation.
Integrated circuits, the key components in thousands of electronic and computer products, are interconnected networks of electrical components fabricated on a common foundation, or substrate. Fabricators typically use various techniques, such as layering, doping, masking, and etching, to build thousands and even millions of microscopic resistors, transistors, and other electrical components on a silicon substrate, known as a wafer. The components are then wired, or interconnected, together to define a specific electric circuit, such as a computer processor.
To interconnect millions of microscopic components, fabricators sometimes use a dual-damascene metallization technique, which takes its name from the ancient Damascan metalworking art of inlaying metal in grooves or channels to form ornamental patterns. The dual-damascene technique entails covering the components with an insulative layer, etching small holes in the insulative layer to expose portions of the components underneath, and etching shallow trenches from hole to hole to define a wiring pattern. Fabricators then execute a single deposition procedure, such as chemical or physical vapor deposition, to blanket the entire insulative layer with a thin sheet of aluminum. Some of this aluminum fills the holes and trenches and the rest lies on the higher surfaces of the insulative layer. The aluminum on these higher surfaces is then polished or scraped off, leaving behind aluminum vias, or contact plugs, in the holes and thin aluminum wires in the trenches. The wires are typically about one micron thick, or about 100 times thinner than a human hair.
This dual-damascene technique suffers from at least two problems. The first problem is that it uses a single-deposition procedure, which works fairly well for depositing aluminum into wide and shallow holes and trenches, but it is much less effective for narrow and deep ones, particularly those having width-to-depth, or aspect, ratios greater than five. For these aspect ratios, the single-deposition procedure using chemical or physical vapor deposition yields contact plugs and wires that have voids or cavities dispersed throughout and thus increased electrical resistance. Increased electrical resistance wastes power and slows down the transfer of electrical signals through an integrated circuit.
Fabricators have tried to solve this cavity problem, particularly for copper, using “reflow” techniques which entail depositing copper using standard cavity-prone methods and then heating the copper near its melting point. Melting the copper causes it to consolidate and thus eliminates cavities. (See S. Hirao et al, “A Novel Copper Reflow Process Using Dual Wetting Layers,” Symposium on VLSI Technology, Digest of Technical Papers, pp. 57-58 (1997)). However, these “reflow” techniques preclude the use of certain materials having melting points lower than that of the deposited metal. This is particularly true for some low-melting-point insulators which would improve integrated-circuit speed and efficiency.
The second problem with the conventional dual-damascene technique is its incompatibility with metals, such as gold, silver, and copper. These metals are more desirable than aluminum because their lower electrical resistance enhances efficiency and speed of integrated circuits and their higher electromigration resistance offers superior reliability. The incompatibility stems from how easy these metals diffuse through silicon-dioxide insulation and thus form short circuits with neighboring wires. Although the diffusion can be prevented by cladding the contact plugs and wires in diffusion barriers, conventional dual-damascene techniques require extra deposition steps to form the barriers. These extra depositions are not only time-consuming but also increase the cost of fabrication.
Accordingly, there is a need for better methods of making contact plugs and wiring, especially methods of making high-aspect-ratio contact plugs and wiring from metals, such as gold, silver, and copper, and more efficient methods of making diffusion barriers.
To address these and other needs, the inventor devised a new dual-damascene method and a new method of making diffusion barriers for gold, silver, copper, and other metals. Specifically, one embodiment of the new dual-damascene method divides the single-deposition step of conventional dual-damascene techniques into two depositions: a selective electroless deposition for forming vias, or contact plugs with fewer voids, and a conventional deposition process, such as chemical or physical vapor deposition, to fill trenches. Other embodiments fill the trenches using an electroless deposition after forming barrier or seed layers in the trenches using chemical or physical vapor deposition.
One embodiment of the new method of making diffusion barriers entails adding a surfactant to a metal, depositing the metal on an insulative structure, and then removing at least some of the surfactant to form a gap, which serves as a diffusion barrier, between the deposited metal and the insulative structure. Another embodiment of this method leaves the surfactant in place to serve as a diffusion barrier.
The following detailed description, which references and incorporates
Substrate 12 supports conductors 14a and 14b, which are electrically connected to two or more corresponding transistors or other integrated devices (not shown).
Conductors 14a and 14b are covered by a 10-to-500 nanometer-thick, passivation layer 16, which, for example, comprises silicon nitride, silicon oxynitride, or silicon oxide. Atop passivation layer 16 is an insulative layer 18, sometimes termed an interlayer dielectric or ILD for short. Insulative layer 18 has a nominal thickness of one micron and comprises an organic or inorganic insulative material composition. Examples of suitable insulative materials include silicon oxides, such as silicon dioxide, and polymeric materials, such as polyimides. Moreover, some embodiments form insulative layer 18 from materials such as BCB™ and FLARE™, which are inherent diffusion barriers. (These embodiments omit remaining portions of the exemplary methods that relate specifically to inhibiting diffusion.) Thus, the invention is not limited any particular insulators or types of insulators.
Layer 18 includes holes 18a and 18b and a trench 18c which connects the holes, according to conventional dual-damascene techniques. Holes 18a and 18b have an aspect ratio, that is, height-to-width ratio, greater than five, for example 5.5, 6.0, 6.5, 7.0, 7.5, and so forth. More precisely, holes 18a and 18b have a diameter of about 50, 60, 70, . . . , or 150 nanometers and a height (depth) of about 250, 350, 450, . . . , or 1050 nanometers. In addition, holes 18a and 18b expose at least a portion of respective conductors 14a and 14b. Trench 18c, in the exemplary embodiment, has an aspect ratio ranging approximately between two and four, with an approximate width of 0.15, 0.20, 0.30, 0.40, 0.5, 0.6, 0.7, 0.80, 0.90, or 1.0 microns. However, other embodiments use trenches with aspect ratios greater than five, for example 5.5, 6.0, 6.5, 7.0, 7.5, and so forth.
Additionally, because the exemplary technique avoids the formation of cavities, there is no need to resort to corrective procedures, such as reflow, which entail heating the deposited metal to its melting point to eliminate cavities. As a consequence, the exemplary technique is not limited to insulative materials with high melting points. Indeed, some embodiments of the invention exercise the exemplary technique with low-dielectric-constant insulators (k<3), such as CVD F—SiO2, porous oxides, organic polymers, aerogels, and nanofoams. These materials, which have previously not been paired with gold, silver, copper (particularly in dual-damascene structures) because of the need to reflow these metals, generally enhance the speed and efficiency of integrated circuits.
More specifically, the exemplary electroless deposition procedure deposits a gold, silver, or copper alloy in composition with an anti-bonding material, such as one or more surfactants, that prevents chemical bonding of the alloy to the material of insulative layer 18. As used herein, the term surfactant includes materials or material compositions exhibiting one or more of the following functional properties or characteristics: cleaning (detergency), foaming, wetting, emulsifying, solubilizing, and dispersing. The term also include materials that, when in a liquid state, have a higher concentration at the surface than within the bulk of the liquid.
Although the invention is not limited to any particular genus or species of surfactant, the exemplary embodiment uses polyethyleneglycol, RE 610™, or TRITON X-100.™ (Triton X-100 is supplied by Aldrich.) Various embodiments of the invention use one or more of the following types of surfactants:
The exemplary embodiment adds enough surfactant, several milligrams per liter of solution, to form a mono-layer between the deposited metal and the walls of the holes. Other embodiments use surfactant concentrations ranging approximately from 3 milligrams per liter to 10 grams per liter. In selecting the appropriate amount of surfactant, one should consider that greater surfactant concentrations will generally result in greater increases in the electrical resistance of the deposited metal. Whether the increase is acceptable will ultimately depend on particular performance objectives. However, in general, the amount of surfactant should be minimized.
Other embodiments of the invention omit the anti-bonding material from the metal and deposit gold, silver, or copper with one or more alloying elements such as Sn, Mg, Ni, Zn, Pd, Au, Re, Zr and W, which, when annealed, form a self-passivation layer on the sidewalls of contact plugs 22a and 22b. More precisely, during annealing, these alloying elements migrate toward the metal-insulator interface of contact plugs 22a and 22b and holes 18a and 18b, forming a barrier layer which inhibits migration or diffusion of metal atoms into insulative layer 18. Thus, alloys containing sufficient quantities of these and functionally equivalent alloy elements require no extra deposition procedures to inhibit diffusion into surrounding insulative structures. To avoid increasing resistivity of the alloy above four micro-ohms per centimeter (the resistivity of conventional aluminum-copper alloys used in integrated circuits), the exemplary embodiment adds one or more of these alloy elements to make up approximately 0.01 to 5.0 percent of the resulting alloy.
In the exemplary embodiment, removing the anti-bonding material added to the metal-plating solution before filling holes 18a and 18b entails annealing the assembly at a temperature of 100-500° C. for about 0.1-4.0 hours. Annealing the assembly expels substantially all of the surfactant and leaves a gap about 1-20 angstroms wide, depending on quantity and type of anti-bonding materials and specifics of the annealing procedure. Other embodiments of the invention omit the removal procedure since the surfactant soaks, or adsorbs, into the interior sidewalls of holes 18a and 18b, forming an effective diffusion barrier.
Moreover, some embodiments omit barrier layer 26 and form conductive layer 28 using a process similar to that for making contact plugs 22a and 22b and diffusion barriers gaps 24a and 24b. In brief, this entails depositing metal containing an anti-bonding material and optionally removing at least some of the anti-bonding material to form air gaps between conductive layer 28 and insulative layer 18. Formation of these air gaps will likely reduce the effective dielectric constant of the interconnection and thus enhance speed and efficiency of the resulting integrated circuit.
In furtherance of the art, the inventor has devised and presented new methods of making integrated-circuit wiring systems, new methods of making diffusion barriers, and new interconnective structures. Various embodiments of the invention ultimately facilitate fabrication of integrated circuits, such as computer processors and integrated memories, with superior speed and efficiency.
More particularly, the exemplary embodiment of the new method applies a selective electroless deposition to form the contact plugs and a selective or non-selective deposition to fill trenches. The exemplary method of making a diffusion barrier entails adding an anti-bonding material, such as a surfactant, to a metal, forming a structure containing the metal in insulation, and optionally removing at least a portion of the anti-bonding material.
The embodiments described above are intended only to illustrate and teach one or more ways of practicing or implementing the present invention, not to restrict its breadth or scope. The actual scope of the invention, which encompasses all ways of practicing or implementing the concepts of the invention, is defined only by the following claims and their equivalents.
Patent | Priority | Assignee | Title |
7750472, | Dec 29 2005 | Dongbu Hitek Co., Ltd. | Dual metal interconnection |
7915735, | Aug 05 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Selective metal deposition over dielectric layers |
8183154, | Aug 05 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Selective metal deposition over dielectric layers |
8338297, | Aug 05 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Selective metal deposition over dielectric layers |
8525339, | Jul 27 2011 | GLOBALFOUNDRIES U S INC | Hybrid copper interconnect structure and method of fabricating same |
8895441, | Feb 24 2012 | Lam Research Corporation | Methods and materials for anchoring gapfill metals |
8901744, | Jul 27 2011 | GLOBALFOUNDRIES Inc | Hybrid copper interconnect structure and method of fabricating same |
8975531, | Jan 22 2013 | GLOBALFOUNDRIES U S INC | Composite copper wire interconnect structures and methods of forming |
9269586, | Aug 05 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Selective metal deposition over dielectric layers |
9312203, | Jan 02 2013 | ALSEPHINA INNOVATIONS INC | Dual damascene structure with liner |
9382627, | Feb 24 2012 | Lam Research Corporation | Methods and materials for anchoring gapfill metals |
9576880, | Jan 02 2013 | ALSEPHINA INNOVATIONS INC | Dual damascene structure with liner |
Patent | Priority | Assignee | Title |
2842438, | |||
3954570, | Nov 11 1974 | AMP Incorporated | Sensitized polyimides and circuit elements thereof |
4322457, | Jan 25 1978 | AT & T TECHNOLOGIES, INC , | Method of selectively depositing a metal on a surface |
4386116, | Dec 24 1981 | International Business Machines Corporation | Process for making multilayer integrated circuit substrate |
4788082, | Feb 13 1984 | Jet Process Corporation | Method and apparatus for the deposition of solid films of a material from a jet stream entraining the gaseous phase of said material |
4931410, | Aug 25 1987 | HITACHI, LTD , | Process for producing semiconductor integrated circuit device having copper interconnections and/or wirings, and device produced |
4962058, | Apr 14 1989 | International Business Machines Corporation | Process for fabricating multi-level integrated circuit wiring structure from a single metal deposit |
5100499, | Dec 20 1989 | Texas Instruments Incorporated | Copper dry etch process using organic and amine radicals |
5158986, | Apr 05 1991 | MASSACHUSETTS INSTITUTE OF MASSACHUSETTS A CORP OF MASSACHUSETTS | Microcellular thermoplastic foamed with supercritical fluid |
5173442, | Feb 24 1992 | SAMSUNG ELECTRONICS CO , LTD | Methods of forming channels and vias in insulating layers |
5240878, | Apr 26 1991 | International Business Machines Corporation | Method for forming patterned films on a substrate |
5256205, | May 09 1990 | Jet Process Corporation; JET PROCESS CORPORATION, A CORPORATION OF DELAWARE | Microwave plasma assisted supersonic gas jet deposition of thin film materials |
5308796, | Sep 30 1991 | AT&T Bell Laboratories | Fabrication of electronic devices by electroless plating of copper onto a metal silicide |
5334356, | Apr 05 1991 | Massachusetts Institute of Technology | Supermicrocellular foamed materials |
5432128, | May 27 1994 | Texas Instruments Incorporated | Reliability enhancement of aluminum interconnects by reacting aluminum leads with a strengthening gas |
5470789, | Mar 19 1993 | Fujitsu Semiconductor Limited | Process for fabricating integrated circuit devices |
5470801, | Jun 28 1993 | LSI Logic Corporation | Low dielectric constant insulation layer for integrated circuit structure and method of making same |
5506449, | Mar 24 1993 | Renesas Electronics Corporation | Interconnection structure for semiconductor integrated circuit and manufacture of the same |
5635253, | Aug 30 1994 | International Business Machines Corporation | Method of replenishing electroless gold plating baths |
5659193, | Dec 10 1993 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor device and method for manufacturing the same |
5674787, | Jan 16 1996 | Cornell Research Foundation, Inc | Selective electroless copper deposited interconnect plugs for ULSI applications |
5679608, | Dec 21 1994 | MONTEREY RESEARCH, LLC | Processing techniques for achieving production-worthy, low dielectric, low dielectric, low interconnect resistance and high performance IC |
5681441, | Dec 22 1992 | ELF TECHNOLOGIES, INC | Method for electroplating a substrate containing an electroplateable pattern |
5695810, | Nov 20 1996 | Cornell Research Foundation, Inc.; Sematech, Inc.; Intel Corporation | Use of cobalt tungsten phosphide as a barrier material for copper metallization |
5717236, | May 15 1995 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory including stacked capacitor having a flat surface |
5747881, | Feb 01 1995 | Kabushiki Kaisha Toshiba | Semiconductor device, method of fabricating the same and copper leads |
5785570, | Jul 26 1994 | Pixtech S.A. | Anode for a flat display screen |
5866920, | Mar 07 1996 | Renesas Electronics Corporation | Semiconductor device and manufacturing method of the same |
5891513, | Jan 16 1996 | Cornell Research Foundation, Inc | Electroless CU deposition on a barrier layer by CU contact displacement for ULSI applications |
5913147, | Jan 21 1997 | GLOBALFOUNDRIES Inc | Method for fabricating copper-aluminum metallization |
5982040, | Nov 18 1996 | Kabushiki Kaisha Toshiba | Semiconductor device and method for manufacturing the same |
6090710, | Jun 27 1995 | GLOBALFOUNDRIES Inc | Method of making copper alloys for chip and package interconnections |
6107657, | Aug 05 1993 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | Semiconductor device having capacitor and manufacturing method thereof |
6181012, | Apr 27 1998 | GLOBALFOUNDRIES Inc | Copper interconnection structure incorporating a metal seed layer |
6387805, | May 08 1997 | Applied Materials, Inc. | Copper alloy seed layer for copper metallization |
JP3244126, | |||
JP63089040, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 08 2002 | Intel Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Feb 18 2009 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 13 2013 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 31 2017 | REM: Maintenance Fee Reminder Mailed. |
Sep 18 2017 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 23 2008 | 4 years fee payment window open |
Feb 23 2009 | 6 months grace period start (w surcharge) |
Aug 23 2009 | patent expiry (for year 4) |
Aug 23 2011 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 23 2012 | 8 years fee payment window open |
Feb 23 2013 | 6 months grace period start (w surcharge) |
Aug 23 2013 | patent expiry (for year 8) |
Aug 23 2015 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 23 2016 | 12 years fee payment window open |
Feb 23 2017 | 6 months grace period start (w surcharge) |
Aug 23 2017 | patent expiry (for year 12) |
Aug 23 2019 | 2 years to revive unintentionally abandoned end. (for year 12) |