There is provided an amplifying solid-state image pickup device capable of improving S/N and maintaining a charge-voltage conversion efficiency high. In the amplifying solid-state image pickup device, signal charges of a plurality of photodiodes 1 are added up on an input side of a switched capacitor amplification part 20 via the transfer transistors 2.
|
1. An amplifying solid-state image pickup device comprising:
a plurality of photoelectric conversion transfer parts which are provided for individual pixels, respectively, and each of which has a photoelectric conversion element and at least one transfer transistor for transferring signal charge of the photoelectric conversion element, wherein
the plurality of photoelectric conversion transfer parts are divided into a plurality of photoelectric conversion transfer part groups each composed of at least two of the photoelectric conversion transfer parts, respectively;
a plurality of switched capacitor amplification parts which are provided for the individual photoelectric conversion transfer part groups, respectively, of which input side of each is connected to an output side of each transfer transistor of the photoelectric conversion transfer parts and of which output side of each is connected to a signal line; and
a control part for selecting a plurality of photoelectric conversion transfer parts out of all the photoelectric conversion transfer parts within the photoelectric conversion transfer part group, and controlling the transfer transistors and the switched capacitor amplification parts so that signal charges of the photoelectric conversion elements of the selected plurality of photoelectric conversion transfer parts are transferred to the input side of the switched capacitor amplification part via the transfer transistors of the selected plurality of photoelectric conversion transfer parts, the plurality of signal charges are added up, and the added-up signal charge is read out by the switched capacitor amplification parts.
2. The amplifying solid-state image pickup device as claimed in
the control part is switchable between an addition operation mode for performing addition of the signal charges and an independent operation mode for independently reading signal charges of the photoelectric conversion elements, respectively, without performing the addition of signal charges.
3. The amplifying solid-state image pickup device as claimed in
the photoelectric conversion element is a buried photodiode.
4. The amplifying solid-state image pickup device as claimed in
each of the photoelectric conversion elements has any one of a plurality of color characteristics, and
the signal charges of the photoelectric conversion elements are added up which have an identical color characteristic.
5. The amplifying solid-state image pickup device as claimed in
each of the photoelectric conversion elements has any one of a plurality of color characteristics, and
the signal charges of the photoelectric conversion elements are added up which have different color characteristics composing a combination of a specified plurality of colors, respectively.
6. The amplifying solid-state image pickup device as claimed in
the photoelectric conversion transfer part groups are arrayed in a matrix shape,
in each of the photoelectric conversion transfer parts, the transfer transistors are composed of an odd-numbered field transfer transistor and an even-numbered field transfer transistor which respectively transfer signal charge of the photoelectric conversion element,
the switched capacitor amplification part includes an odd-numbered field switched capacitor amplification part whose input side is connected to an output side of the odd-numbered field transfer transistor and an even-numbered field switched capacitor amplification part whose input side is connected to an output side of the even-numbered field transfer transistor,
the control part includes an odd-numbered field control part for controlling the odd-numbered field transfer transistor and the odd-numbered field switched capacitor amplification part as well as an even-numbered field control part for controlling the even-numbered field transfer transistor and the even-numbered field switched capacitor amplification part, and
the odd-numbered field control part and the even-numbered field control part perform interlace reading of a columnar-direction combination of photoelectric conversion elements to be added to the odd-numbered field switched capacitor amplification part side as well as a columnar-direction combination of photoelectric conversion elements to be added to the even-numbered field switched capacitor amplification part side each with a shift of one row in the columnar direction.
|
This nonprovisional application claims priority under 35 U.S.C. §119(a) on Patent Application No. 2004-049482 filed in Japan on Feb. 25, 2004, the entire contents of which are hereby incorporated by reference.
The present invention relates to an amplifying solid-state image pickup device.
Conventionally, there has been proposed an amplifying solid-state image pickup device which has a pixel section having an amplification function and a scanning circuit disposed around the pixel section, where pixel data is read from the pixel section by the scanning circuit. In particular, there has been known an APS (Active Pixel Sensor) type image sensor formed of CMOSs (Complementary Metal Oxide Semiconductor) which are advantageous for integration of the pixel part with peripheral drive circuit and signal processing circuit.
For the APS type image sensor, there is a need for forming a photoelectric conversion part, an amplification part, and a pixel select part and a reset part normally within one pixel. Therefore, in the APS type image sensor, normally, three to four MOS transistors (Tr) are used in addition to the photoelectric conversion part formed of photodiodes (PD).
The APS type image sensor of the PD+4Tr system shown in
A drive pulse for the transfer transistor 202 is represented by φT, a drive pulse for the reset transistor 231 is represented by φRR, and a drive pulse for the pixel select transistor 233 is represented by φS. Also, a vertical signal line 235 is grounded via a constant-current load transistor 234 to which a drive pulse φL is applied, where an output signal VS is obtained. In addition, VDD represents a power supply voltage (constant voltage).
For the amplifying solid-state image pickup device, it is useful to obtain a high resolution by reading out all the pixels independently of one another in the still picture mode and to enhance a read frame speed or sensitivity despite sacrificing the resolution by performing addition among pixels in the moving picture mode.
However, in the case of the amplifying solid-state image pickup device shown in
Here is examined an addition between two pixels P1 and P2. Signals at the pixels are assumed as s1 and s2, respectively, and noise generated at the photoelectric conversion part is assumed as np1 and np2, and noise generated at the in-pixel amplification part is assumed as na1 and na2. Since noise np1 and np2 and noise na1 and na2 are not mutually correlated but independent of each other, total noise n12 is as shown by the following equation (Eq. 1):
n12=√{square root over (()}np12+np22+na12+na22) (Eq. 1)
A total signal s12 is as shown by the following equation (Eq. 2):
s12=s1+s2 (Eq. 2)
Assuming a case where noise generated at the photoelectric conversion part is suppressed so that (np1, np2)<<(na1, na2) and where signals P1 and P2 are of the same and generated noise is also equivalent,
s12=2·s1 and n12=√{square root over (2)}·na1,
s12/n12=√{square root over (2)}·(s1/na1) (Eq. 3)
so that the S/N is improved only to √{square root over (2)} times.
Here is examined a case where the addition operation between pixels is performed before the conversion to voltage and the amplification, and then a signal after the addition is read out.
In this case, the noise after the addition is represented by the following equation (Eq. 4), being smaller than that of (Eq. 1):
n12=√{square root over (()}np12+np22+na12) (Eq. 4)
On the other hand, since the signal is represented by (Eq. 2) through charge addition, a case is examined in which (np1, np2)<<(na1) and the signals P1 and P2 are of the same.
Since s12=2·s1 and n12=na1,
s12/n12=2·(s1/na1) (Eq. 5)
so that the S/N is improved to two times. An example of this operation is shown below.
In
However, in the construction and operation of the amplifying solid-state image pickup devices shown in
η=G
where G
As apparent from Equation 6, the capacity C
The present invention, intended to solve this problem, has an object of providing an amplifying solid-state image pickup device which performs an addition of signal charges in pixels, making it possible to achieve the addition operation without burdening the read circuit, and which is capable of not only enhancing the S/N improvement effect by addition but also keeping the charge-voltage conversion efficiency even with the addition structure.
In order to achieve the above object, according to the present invention, there is provided an amplifying solid-state image pickup device comprising:
a plurality of photoelectric conversion transfer parts which are provided for individual pixels, respectively, and each of which has a photoelectric conversion element and at least one transfer transistor for transferring signal charge of the photoelectric conversion element, wherein
the plurality of photoelectric conversion transfer parts are divided into a plurality of photoelectric conversion transfer part groups each composed of at least two of the photoelectric conversion transfer parts, respectively;
a plurality of switched capacitor amplification parts which are provided for the individual photoelectric conversion transfer part groups, respectively, of which input side of each is connected to an output side of each transfer transistor of the photoelectric conversion transfer parts and of which output side of each is connected to a signal line; and
a control part for selecting a plurality of photoelectric conversion transfer parts out of all the photoelectric conversion transfer parts within the photoelectric conversion transfer part group, and controlling the transfer transistors and the switched capacitor amplification parts so that signal charges of the photoelectric conversion elements of the selected plurality of photoelectric conversion transfer parts are transferred to the input side of the switched capacitor amplification part via the transfer transistors of the selected plurality of photoelectric conversion transfer parts, the plurality of signal charges are added up, and the added-up signal charge is read out by the switched capacitor amplification parts.
In this amplifying solid-state image pickup device of this invention, the signal charges of the plurality of photoelectric conversion elements are added up on the input side of the switched capacitor amplification part via the transfer transistors. This means an addition by electric charge, producing a large effect for S/N improvement. Also, the addition operation is performed at the pixel part, so that the read circuit never becomes complex. It becomes possible to effectively reduce the capacity of the signal charge storage part on the input side of the switched capacitor amplification parts by constituting amplifiers with the switched capacitor amplification parts, so that the charge-voltage conversion gain can be enhanced. Also, since a plurality of photoelectric conversion transfer parts are selected out of all the photoelectric conversion transfer parts in the photoelectric conversion transfer part group and then the signal charges of the photoelectric conversion elements of the selected photoelectric conversion transfer parts are added up, it becomes possible to select the combination of pixels (photoelectric conversion elements) in various ways, making the device applicable over a wide range.
In one embodiment, the control part is switchable between an addition operation mode for performing addition of the signal charges and an independent operation mode for independently reading signal charges of the photoelectric conversion elements, respectively, without performing the addition of signal charges.
In this embodiment, only changing the driving method of the control part makes it possible to select from between the independent operation mode that involves no addition operation so that a high resolution is ensured, and the addition operation mode that involves addition operation so that high frame read speed and sensitivity improvement are ensured whereas the resolution is sacrificed.
In one embodiment, the photoelectric conversion element is a buried photodiode.
In one embodiment, each of the photoelectric conversion elements has any one of a plurality of color characteristics, and
the signal charges of the photoelectric conversion elements are added up which have an identical color characteristic.
In this embodiment, the amplifying solid-state image pickup device serves as a color solid-state image pickup device, in which pixel addition is enabled even with color elements and, in particular, enhancing the signal quantity of identical colors in primary-color based color elements allows the sensitivity to be increased.
In one embodiment, each of the photoelectric conversion elements has any one of a plurality of color characteristics, and
the signal charges of the photoelectric conversion elements are added up which have different color characteristics composing a combination of a specified plurality of colors, respectively.
In this embodiment, the amplifying solid-state image pickup device serves as a color solid-state image pickup device, in which pixel addition is enabled even with color elements and, in particular, enhancing necessary color signals by addition of a particular combination of colors especially in complementary-color based color elements allows the sensitivity to be increased.
In one embodiment, the photoelectric conversion transfer part groups are arrayed in a matrix shape,
in each of the photoelectric conversion transfer parts, the transfer transistors are composed of an odd-numbered field transfer transistor and an even-numbered field transfer transistor which respectively transfer signal charge of the photoelectric conversion element,
the switched capacitor amplification part includes an odd-numbered field switched capacitor amplification part whose input side is connected to an output side of the odd-numbered field transfer transistor and an even-numbered field switched capacitor amplification part whose input side is connected to an output side of the even-numbered field transfer transistor,
the control part includes an odd-numbered field control part for controlling the odd-numbered field transfer transistor and the odd-numbered field switched capacitor amplification part as well as an even-numbered field control part for controlling the even-numbered field transfer transistor and the even-numbered field switched capacitor amplification part, and
the odd-numbered field control part and the even-numbered field control part perform interlace reading of a columnar-direction combination of photoelectric conversion elements to be added to the odd-numbered field switched capacitor amplification part side as well as a columnar-direction combination of photoelectric conversion elements to be added to the even-numbered field switched capacitor amplification part side each with a shift of one row in the columnar direction.
In this embodiment, the combination of pixels to be added up on the field basis is shifted by one horizontal row (i.e., shifted by one row in the columnar direction) so as to implement interlace reading. Therefore, it becomes possible to do interlace reading, which has been difficult to do particularly with color elements.
According to the amplifying solid-state image pickup device of the present invention, the signal charges of the plurality of photoelectric conversion elements are added up on the input side of the switched capacitor amplification parts via the transfer transistors, the S/N improvement effective becomes larger. Also, the addition operation is performed at the pixel part, so that the read circuit never becomes complex. Further, with the amplification circuit provided as the switched capacitor type, it becomes possible to effectively reduce the capacity of the signal charge storage part on the input side of the switched capacitor amplification parts, so that the charge-voltage conversion gain can be enhanced. Also, only changing the driving method makes it possible to select from between an operation mode that involves no addition operation so that a high resolution is ensured, and an operation mode that involves addition operation so that high frame read speed and sensitivity improvement are ensured whereas the resolution is sacrificed.
Thus, the present invention is greatly useful for the formation of image sensors that are capable of switching between still pictures of high resolution and motion pictures of high sensitivity and high speed.
The present invention will become more fully understood from the detailed description given hereinbelow and the accompanying drawings which are given by way of illustration only, and thus are not intended to limit the present invention, and wherein:
Hereinbelow, the present invention is described in more detail by reference to an embodiment shown in the accompanying drawings.
First Embodiment
[Ye+G, Cy+Ma]−th row→brightness+color-difference signal (2B-G)
[Cy+G, Ye+Ma]−th row→brightness+color-difference signal (2R-G).
Thus, a necessary color signal can be obtained.
As shown in
The photoelectric conversion transfer part 10 has a photodiode 1 as an example of a photoelectric conversion element whose anode is connected to the ground, and a transfer transistor 2 whose drain is connected to a cathode of the photodiode 1.
Also, the switched capacitor amplification part 20 has an inverting amplifier 3, a reset transistor 5 and a capacitor 4 (as an example of a capacitance element), both being inserted between input and output of the inverting amplifier 3, and a select transistor 6 inserted between the output side of the inverting amplifier 3 and a vertical signal line 7.
On the input side of the inverting amplifier 3 is a signal charge storage part 8 to which four photoelectric conversion transfer parts 10 are commonly connected at their output side (i.e., source of the transfer transistors 2). That is, the signal charge storage part 8 extends from an input end of the switched capacitor amplification part 20 up to the output side of each transfer transistor 2. It is noted that a capacitance of the signal charge storage part 8 is expressed by C
The vertical scanning circuit 25 has transfer transistor drive signal lines 21, a select transistor drive signal line 22, and a reset transistor drive signal line 23.
The transfer transistor drive signal line 21 is connected to a gate of the transfer transistor 2 of each of the photoelectric conversion transfer parts 10 arrayed along the row direction. The select transistor drive signal line 22 is connected to a gate of the select transistor 6 of the switched capacitor amplifier part 20. The reset transistor drive signal line 23 is connected to a gate of the reset transistor 5 of the switched capacitor amplifier part 20.
Referring to
A drive pulse φR(n) is applied to the gate of the reset transistor 5 of the n-th switched capacitor amplifier part 20 via the reset transistor drive signal line 23, and a drive pulse φs(n) is applied to the gate of the select transistor 6 via the select transistor drive signal line 22.
Then, an output signal Vs,j is obtained from an output signal line 7 of the j-th column, and an output signal Vs,j+1 is obtained from output signal line 11 of the (j+1)th column.
It is noted that the gain GAM of the inverting amplifier 3 is set as large a value as possible. With the gain GAM large enough, the inverting amplifier 3, the reset transistor 5 and the capacitor 4 make up a switched capacitor amplifier in
Further, in
In a period T1, in common to
In the next period T2, in common to
In the next period T3B, the drive pulse φs(n) goes Low level, causing the select transistor 6 to turn Off.
In the case shown in
In the case shown in
In the case shown in
In the next period T4, in common to
In the above addition operation for pixel signals, since signal charges are added up on the input side of the switched capacitor amplification part 20, noise resulting after the addition is represented by the mentioned equation (Eq. 4), being smaller as compared with that of the mentioned equation (Eq. 1).
In the addition operation of the present invention, a signal is represented by the above (Eq. 2) through charge addition. Therefore, assuming that (np1, np2)<<(na1) and that signals of P1 and P2 are of the same, the S/N is as shown by the above (Eq. 5) from the relations that s12=2·s1 and n12=na1, where the improvement of S/N enlarges to a double.
Further, in the present invention, with the gain GAM of the inverting amplifier 3 large enough as described above, there is a great advantage that the input capacitance CFD of the switched capacitor amplification part 20 can be neglected, allowing the charge-voltage conversion efficiency to be increased despite the pixel charge addition structure.
In
Second Embodiment
In
In the period T3A of the next 1H, drive pulses φT(n, A2) and φT(n, B2) as well as φT(n, A4) and φT(n, B4) turn ON simultaneously, and totally four pixels, i.e. pixel signals of the 1st column and the 3rd column of the 2nd row as well as pixel signals of the 1st column and the 3rd column of the 4th row, are added up and led to the signal line 7 of the j-th column, while totally four pixels, i.e. pixel signals of the 2nd column and the 4th column of the 2nd row as well as pixel signals of the 2nd column and the 4th column of the 4th row, are added up and led to the signal line 11 of the (j+1)th column.
Referring to
Third Embodiment
[Ye+G, Cy+Ma]-th row→brightness+color-difference signal (2B-G)
[Cy+G, Ye+Ma]-th row→brightness+color-difference signal (2R-G).
The difference from
In the odd-numbered field, drive pulses are applied from an odd-numbered field drive system (odd-numbered field vertical scanning circuit) 25a to the gates of the odd-numbered field transfer transistors 2a and the odd-numbered field switched capacitor amplification parts 20a. That is, a drive pulse φT(Ōn, i) is applied to a gate of the transfer transistor 2a of the i-th row, a drive pulse φR(Ōn) is applied to a gate of a reset transistor 5, and a drive pulse φS(Ōn) is applied to a gate of the select transistor 6.
Similarly, in the even-numbered field, drive pulses are applied from an even-numbered field drive system (even-numbered field vertical scanning circuit) 25b to the even-numbered field transfer transistors 2b and the even-numbered field switched capacitor amplification parts 20b. That is, a drive pulse φT(En, i) is applied to a gate of the transfer transistor 2a of the i-th row, a drive pulse φR(En) is applied to a gate of the reset transistor 5, and a drive pulse φS(En) is applied to a gate of the select transistor 6.
Consequently, in comparison between the odd-numbered field and the even-numbered field, the combination of the photodiodes 1 (in the column direction) to be connected to the switched capacitor amplification parts 20a, 20b are shifted from each other by 1 horizontal row (i.e., shifted by one in the column direction). Therefore, in comparison between one case where drive pulses are applied from the odd-numbered field drive system 25a and another case where the drive pulses are applied from the even-numbered field drive system 25b, the combination of pixels to be added up is shifted by 1 horizontal row. That is, the interlaced reading is enabled. Thus, it becomes implementable to perform interlaced reading, which has been difficult for color elements of the APS image sensor.
The invention being thus described, it will be obvious that the same may be varied in many ways. Such variations are not to be regarded as a departure from the spirit and scope of the invention, and all such modifications as would be obvious to one skilled in the art are intended to be included within the scope of the following claims.
Patent | Priority | Assignee | Title |
10158813, | Jul 08 2014 | Sony Semiconductor Solutions Corporation | Image pickup device, electronic apparatus, radiation detection apparatus and method for an image pickup device |
7317214, | Dec 02 2003 | Sharp Kabushiki Kaisha | Amplifying solid-state image pickup device |
7476837, | Feb 01 2007 | Sharp Kabushiki Kaisha | Amplifying-type solid-state imaging device |
7705899, | Jan 28 2004 | Sharp Kabushiki Kaisha | Amplification type solid-state image pickup device driving method |
8441565, | Mar 06 2009 | Renesas Electronics Corporation | Image pickup apparatus |
8947567, | Mar 06 2009 | Renesas Electronics Corporation | Image pickup apparatus having photoelectric conversion function |
9560301, | May 16 2014 | Taiwan Semiconductor Manufacturing Company, Ltd. | Pixel unit cell having conversion circuit |
9615042, | Mar 06 2009 | Renesas Electronics Corporation | Image pickup apparatus having photoelectric conversion function |
9860469, | May 16 2014 | Taiwan Semiconductor Manufacturing Co., Ltd. | Pixel unit cell having conversion circuit |
Patent | Priority | Assignee | Title |
5739562, | Aug 01 1995 | Bell Semiconductor, LLC | Combined photogate and photodiode active pixel image sensor |
5955753, | Aug 02 1995 | Canon Kabushiki Kaisha | Solid-state image pickup apparatus and image pickup apparatus |
6037577, | Mar 11 1997 | Kabushiki Kaisha Toshiba | Amplifying solid-state image pickup device and operating method of the same |
6836291, | Apr 30 1998 | Minolta Co., Ltd. | Image pickup device with integral amplification |
6903771, | Mar 02 2000 | Canon Kabushiki Kaisha | Image pickup apparatus |
JP9046596, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 21 2005 | WATANABE, TAKASHI | Sharp Kabushiki Kaisha | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016330 | /0985 | |
Feb 25 2005 | Sharp Kabuishiki Kaisha | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 31 2008 | ASPN: Payor Number Assigned. |
Jul 01 2009 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 13 2013 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Oct 06 2014 | ASPN: Payor Number Assigned. |
Oct 06 2014 | RMPN: Payer Number De-assigned. |
Sep 11 2017 | REM: Maintenance Fee Reminder Mailed. |
Feb 26 2018 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jan 31 2009 | 4 years fee payment window open |
Jul 31 2009 | 6 months grace period start (w surcharge) |
Jan 31 2010 | patent expiry (for year 4) |
Jan 31 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 31 2013 | 8 years fee payment window open |
Jul 31 2013 | 6 months grace period start (w surcharge) |
Jan 31 2014 | patent expiry (for year 8) |
Jan 31 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 31 2017 | 12 years fee payment window open |
Jul 31 2017 | 6 months grace period start (w surcharge) |
Jan 31 2018 | patent expiry (for year 12) |
Jan 31 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |