An improved semiconductor integrated circuit device structure. The device structure includes a substrate. A thickness of first insulating material is overlying the substrate. A capacitor region within the thickness of the first insulating material and extends from a lower surface of the first insulating material to an upper surface of the first insulating material. The capacitor region includes a width, which extends from the lower surface to the upper surface. The width may vary slightly in some embodiments. The structure includes a contact region overlying the substrate within at least the capacitor region. A lower capacitor plate formed from a plurality of vertical metal structures defined within the capacitor region and connected to the contact region. Each of the plurality of vertical metal structures includes a width and a height. Each of the plurality of vertical metal structures is substantially parallel to each other along a length of the height of each of the vertical metal structures. A barrier metal layer is formed overlying exposed surfaces of each of the plurality of vertical metal structures. A capacitor dielectric layer is overlying each of the exposed surfaces of the barrier layer on each of the vertical metal structures. An upper capacitor plate is formed from metal material within the capacitor region overlying surfaces of the capacitor dielectric layer. The device structure also has a planarized surface formed from the upper capacitor plate in preferred embodiments.

Patent
   7015110
Priority
Dec 30 2003
Filed
Feb 06 2004
Issued
Mar 21 2006
Expiry
Feb 06 2024
Assg.orig
Entity
Large
6
9
all paid
1. A method for manufacturing integrated circuit devices including capacitor structures, the method comprising:
providing a substrate, including an overlying thickness of first dielectric material;
forming a plurality of openings within the thickness of the first dielectric material, each of the openings including a width and a height;
forming a barrier layer overlying an exposed surface of each of the plurality of openings;
filling each of the openings with a metal layer, the metal layer occupying substantially an entire region of each of the openings to form a plurality of metal structures, each of the metal structures having a width and height;
planarizing a surface of the metal layer;
patterning a region to expose each of the metal structures to expose the barrier layer overlying each of the metal structures, thereby forming an array;
forming a capacitor insulating layer overlying the array; and
forming a second metal layer overlying the capacitor insulating layer, whereupon each of the metal layer structures, overlying capacitor insulating layer, and second metal layer form a capacitor structure; and
planarizing the second metal layer.
11. A method for manufacturing integrated circuit devices including capacitor structures, the method comprising:
providing a semiconductor substrate;
forming an overlying thickness of first insulating material on the semiconductor substrate;
defining a capacitor region and an interconnect region;
forming a plurality of openings within the thickness of the first insulating material and the capacitor region of the first insulating material, each of the openings including a width and a height;
forming a plurality of openings within the thickness of first insulating material in the interconnect region;
forming a barrier layer overlying an exposed surface of each of the plurality of openings in the capacitor region and the interconnect region;
filling each of the openings with a metal material, the metal material occupying substantially an entire region of each of the openings to form a plurality of metal structures, each of the metal structures having a width and height;
planarizing a surface region of each of the metal structures;
patterning the capacitor region to expose the barrier layer on each of the metal structures to form an opening within the capacitor region excluding the plurality of metal structures and barrier layer, the plurality of metal structures and barrier layer forming a first electrode array structure of a capacitor;
forming an insulating layer overlying each of the exposed barrier layer structures to form a capacitor dielectric for the capacitor;
filling the opening within the capacitor region using a second metal layer overlying the capacitor insulating layer to form a second electrode structure of the capacitor; and
planarizing the second metal layer.
2. The method of claim 1 wherein the metal structures comprise substantially copper material or tungsten or aluminum.
3. The method of claim 1 wherein the insulating layer is silicon nitride or PECVD silicon nitride.
4. The method of claim 1 wherein the insulating layer is maintained at a temperature below 400 degrees Celsius.
5. The method of claim 1 further comprising forming a dual damascene interconnect structure within the first insulating material concurrently with one or more of the steps of forming the integrated circuit.
6. The method of claim 1 wherein the barrier metal layer comprises tantalum nitride.
7. The method of claim 1 wherein the second metal layer comprises tungsten, the tungsten filling the region occupied by the plurality of metal structures.
8. The method of claim 1 wherein the patterning comprises selective removal of a portion of the first insulating material to expose the plurality of metal structures.
9. The method of claim 8 wherein the selective removal uses an etchant selected from C4F8, CO, O2, CF4N2, ArSF6, CHF3, CH3F, C4F6, and C2F6.
10. The method of claim 1 wherein the integrated circuit is a mixed mode signal device.
12. The method of claim 11 wherein the second metal layer comprises a copper material.
13. The method of claim 11 wherein the metal material is copper fill material.

NOT APPLICABLE

NOT APPLICABLE

NOT APPLICABLE

The present invention is directed to integrated circuits and their processing for the manufacture of semiconductor devices. More particularly, the invention provides a method and device for manufacturing a metal inter-connect structure having a metal insulator metal capacitor structure for mixed signal devices. Merely by way of example, the invention has been applied to a copper metal damascene structure such as a dual damascene structure for mixed signal processing devices. But it would be recognized that the invention has a much broader range of applicability. For example, the invention can be applied to microprocessor devices, memory devices, application specific integrated circuit devices, as well as various other interconnect structures.

Integrated circuits or “ICs” have evolved from a handful of interconnected devices fabricated on a single chip of silicon to millions of devices. Current ICs provide performance and complexity far beyond what was originally imagined. In order to achieve improvements in complexity and circuit density (i.e., the number of devices capable of being packed onto a given chip area), the size of the smallest device feature, also known as the device “geometry”, has become smaller with each generation of ICs. Semiconductor devices are now being fabricated with features less than a quarter of a micron across.

Increasing circuit density has not only improved the complexity and performance of ICs but has also provided lower cost parts to the consumer. An IC fabrication facility can cost hundreds of millions, or even billions, of dollars. Each fabrication facility will have a certain throughput of wafers, and each wafer will have a certain number of ICs on it. Therefore, by making the individual devices of an IC smaller, more devices may be fabricated on each wafer, thus increasing the output of the fabrication facility. Making devices smaller is very challenging, as each procell used in IC fabrication has a limit. That is to say, a given process typically only words down to a certain feature size, and then either the process or the device layout needs to be changed. An example of such a limit is the ability to form interchanging metal and dielectric layers, where the metal layers do not interact with each other in the form of noise.

As merely an example, parallel plate capacitor structures have been used. Such structures have been described in R. Liu et al., titled “Single Mask Metal-Insulator-Metal (MIM) Capacitor with Copper Damascene Metallization for Sub-0.18 μm Mixed Mode Signal and System-On-a-Chip (SoC) Applications” Proc. 2000 IITC, pp. 111–113 (2000). R. Liu et al. generally describes the parallel plate capacitor design. Parallel plate capacitor design often uses two fairly large electrodes and a capacitor dielectric sandwiched in between. Numerous limitations exist. For example, such design often takes a lot of area to provide a desirable capacitance for mixed mode integrated circuit devices. These and other limitations are described throughout the present specification and more particularly below.

From the above, it is seen that an improved technique for processing semiconductor devices is desired.

According to the present invention, techniques including methods for the manufacture of semiconductor devices are provided. More particularly, the invention provides a method and device for manufacturing a metal inter-connect structure having a metal insulator metal capacitor structure for mixed signal devices. Merely by way of example, the invention has been applied to a copper metal damascene structure such as a dual damascene structure for mixed signal processing devices. But it would be recognized that the invention has a much broader range of applicability. For example, the invention can be applied to microprocessor devices, memory devices, application specific integrated circuit devices, as well as various other interconnect structures.

In a specific embodiment, the invention provides a method for manufacturing integrated circuit devices including capacitor structures, e.g., a metal-insulator-metal. The method includes providing a substrate, including an overlying thickness of a first insulating material. The substrate is a semiconductor wafer, such as a silicon wafer or the like. The method includes forming a plurality of openings within the thickness of the first insulating material and a region of the dielectric material. Each of the openings includes a width and a height. The method includes forming a barrier layer overlying an exposed surface of each of the plurality of openings. Each of the openings is filled with a metal layer, which occupies substantially an entire region of each of the openings to form a plurality of metal structures. Each of the metal structures has a width and a height. The method also planarizes a surface of the metal layer. The method also includes patterning the region to-expose each of the metal structures to expose the barrier layer overlying each of the metal structures. A capacitor dielectric layer is formed overlying each of the exposed barrier layer structures. The method also includes forming a second metal layer overlying the capacitor dielectric layer overlying the barrier layer structures. Each of the metal layer structures, overlying capacitor dielectric layer, and the second metal layer forms a capacitor structure. The method planarizes the second metal layer.

In an alternative specific embodiment, the invention provides a method for manufacturing integrated circuit devices including capacitor structures. The method includes providing a semiconductor substrate, e.g., silicon wafer. The method includes forming an overlying thickness of first insulating material on the semiconductor substrate and defining a capacitor region and an interconnect region. Preferably, a capacitor and interconnect are formed with common elements according to the present invention. The method also includes forming a plurality of openings within the thickness of the first insulating material and the capacitor region of the first insulating material. Each of the openings includes a width and a height. The method includes forming a plurality of openings within the thickness of first insulating material in the interconnect region and forming a barrier layer overlying an exposed surface of each of the plurality of openings in the capacitor region and the interconnect region. Each of the openings is filled with a metal material. The metal material occupying substantially an entire region of each of the openings to form a plurality of metal structures. Each of the metal structures has a width and height. The method planarizes a surface region of each of the metal structures. The method includes patterning the capacitor region to expose the barrier layer on each of the metal structures to form an opening within the capacitor region excluding the plurality of metal structures and barrier layer. The plurality of metal structures and barrier layer form a first electrode structure of a capacitor. The method also includes forming an insulating layer overlying each of the exposed barrier layer structures to form a capacitor dielectric for the capacitor and filling the opening within the capacitor region using a second metal layer overlying the insulating layer to form a second electrode structure of the capacitor. The second metal layer is planarized in preferred embodiments.

Still further, the invention provides an improved semiconductor integrated circuit device structure. The device structure includes a substrate. A thickness of first insulating material is overlying the substrate. A capacitor region within the thickness of the first insulating material and extends from a lower surface of the first insulating material to an upper surface of the first insulating material. The capacitor region includes a width, which extends from the lower surface to the upper surface. The width may vary slightly in some embodiments. The structure includes a contact region overlying the substrate within at least the capacitor region. A lower capacitor plate formed from a plurality of vertical metal structures defined within the capacitor region and connected to the contact region. Each of the plurality of vertical metal structures includes a width and a height. Each of the plurality of vertical metal structures is substantially parallel to each other along a length of the height of each of the vertical metal structures. A barrier metal layer is formed overlying exposed surfaces of each of the plurality of vertical metal structures. A capacitor dielectric layer is overlying each of the exposed surfaces of the barrier layer on each of the vertical metal structures. An upper capacitor plate is formed from metal material within the capacitor region overlying surfaces of the capacitor dielectric layer. The device structure also has a planarized surface formed from the upper capacitor plate in preferred embodiments.

Many benefits are achieved by way of the present invention over conventional techniques. For example, the present technique provides an easy to use process that relies upon conventional technology. In some embodiments, the method provides higher device yields in dies per wafer. Additionally, the method provides a process that is compatible with conventional process technology without substantial modifications to conventional equipment and processes. Depending upon the embodiment, one or more of these benefits may be achieved. These and other benefits will be described in more throughout the present specification and more particularly below.

Various additional objects, features and advantages of the present invention can be more fully appreciated with reference to the detailed description and accompanying drawings that follow.

FIGS. 1 through 6 illustrate a simplified method of forming an integrated circuit according to an embodiment of the present invention.

According to the present invention, techniques including methods and resulting structures for the manufacture of semiconductor devices are provided. More particularly, the invention provides a method and device for manufacturing a metal inter-connect structure having a metal insulator metal capacitor structure for mixed signal devices. Merely by way of example, the invention has been applied to a copper metal damascene structure such as a dual damascene structure for mixed signal processing devices. But it would be recognized that the invention has a much broader range of applicability. For example, the invention can be applied to microprocessor devices, memory devices, application specific integrated circuit devices, as well as various other interconnect structures.

A method according to an embodiment of the present invention can be briefly provided as follows:

The above sequence of steps provides a method according to an embodiment of the present invention. Other alternatives can also be provided where steps are added, one or more steps are removed, or one or more steps are provided in a different sequence without departing from the scope of the claims herein. As shown, the present method provides a plurality of vertical structures, which define the capacitor structure, and also provides an interconnect structure using similar processes. Further details of the present method can be found throughout the present specification and more particularly below.

A method according to an alternative embodiment of the present invention can be briefly provided as follows:

The above sequence of steps provides a method according to an embodiment of the present invention. Other alternatives can also be provided where steps are added, one or more steps are removed, or one or more steps are provided in a different sequence without departing from the scope of the claims herein. As shown, the present method provides a plurality of vertical structures, which define the capacitor structure. Further details of the present method can be found throughout the present specification and more particularly below.

FIGS. 1 through 6 illustrate a simplified method of forming an integrated circuit according to an embodiment of the present invention. These diagrams are merely examples, which should not unduly limit the scope of the claims herein. One of ordinary skill in the art would recognize many variations, modifications, and alternatives. As shown, the method begins providing a substrate 101. The substrate can be a silicon wafer, a multilayered structure, including silicon on insulator, and the like. The method includes forming an insulating layer (not shown in FIG. 1: e.g., silicon dioxide, fluorinated silicon oxide, black diamond a trade name by Applied Materials, Inc., SiLK a trade name by Dow chemical or other dielectric materials) overlying the substrate. A dielectric layer 105 is formed overlying the insulating layer. The dielectric layer is patterned and metal material 107 fills the patterned dielectric material. A barrier metal layer may be formed between the metal fill material and the patterned dielectric material. Here, the metal material can be copper or the like and the patterned dielectric material can be silicon dioxide, fluorinated silicon oxide, black diamond a trade name by Applied Materials, Inc., SiLK a trade name by Dow chemical and other dielectric materials. The barrier metal layer can be titanium, titanium nitride, tantalum, tantalum nitride, tungsten and its alloy, Mo, WNi and MoN. A planarizing method flattens or planarizes an upper surface of the metal and dielectric material layers. Of course, one of ordinary skill in the art would recognize many variations, alternatives, and modifications.

The method also includes forming an overlying thickness 109 of first insulating material, which serves as an inter layer dielectric. A barrier metal layer and/or a capping layer may be formed overlying the metal layer in certain embodiments. The method includes forming a plurality of openings 111 within the thickness of the first insulating material and a region of the dielectric material. Each of the openings includes a width and a height. Preferably, certain openings 111 are within a region that will define a capacitor structure. Additionally, certain openings 119 are formed within a region that will define an interconnect structure. The method includes forming a barrier layer 121 overlying an exposed surface of each of the plurality of openings. The barrier metal layer can any suitable material such as titanium, titanium nitride, tantalum, tantalum nitride, tungsten and its alloy, Mo, WN, and MoN.

Referring to FIG. 2, each of the openings is filled with a metal layer 201, which occupies substantially an entire region of each of the openings to form a plurality of metal structures. Each of the metal structures has a width and height. The method also planarizes a surface of the metal layer 201. Preferably, the method uses similar techniques as those in a conventional dual damascene structure for copper interconnects or the like. As shown, the method forms the capacitor structure and interconnect structure using the same process steps at this point.

The method also includes patterning the capacitor region 305 to expose each of the metal structures. Here, the method deposits a dielectric layer 301 overlying the surface of the metal via structures. A photoresist material 303 is formed overlying the surface of the dielectric layer, which serves as a hard mask. The photoresist material is exposed and patterned. A selective etching process exposes 401 the barrier layer overlying each of the metal structures, as shown in FIG. 4. An opening 403 forms within the capacitor region, excluding the metal structures. The selective etching process uses C4F8, CO, O2, CF4, N2, Ar, SF6, CHF3, but can also be CH3F, C4F6, C2F6, or a combination of some of them. Subsequently, the photoresist material is stripped. Of course, one of ordinary skill in the art would recognize many variations, modifications, and alternatives. Referring to FIG. 5, a top-view diagram 500 is also shown. Here, barrier metal layer surrounds each of the metal structures. Each of the metal structures is free standing and has a free end with a flat surface. Each of the metal structures is substantially parallel to each other in height and is also provided in an array spatial configuration. A bottom portion of each of the metal structures connects to a contact region of underlying metal.

The method includes forming a capacitor dielectric layer 601 overlying each of the exposed barrier layer structures, as shown in FIG. 6. The dielectric layer can be PE CVD nitride or other low temperature dielectric, which is conformal. Preferably, the dielectric layer is PE CVD silicon nitride, which has a thickness of 600–800 Å for a 0.18 micron design rule. Next, the method includes forming a second metal layer 603 overlying the capacitor dielectric layer overlying the barrier layer structures. The second metal layer is provided as a fill material. Such material is preferably copper, which is plated or deposited. The copper is then planarized. Depending upon the embodiment, there can be other modifications, variations, and alternatives.

It is also understood that the examples and embodiments described herein are for illustrative purposes only and that various modifications or changes in light thereof will be suggested to persons skilled in the art and are to be included within the spirit and purview of this application and scope of the appended claims.

Ning, Xian Jie

Patent Priority Assignee Title
10262942, Jul 27 2017 GLOBALFOUNDRIES U S INC Method of forming cobalt contact module and cobalt contact module formed thereby
10283371, Nov 20 2013 Taiwan Semiconductor Manufacturing Company, Ltd. Spacer-damage-free etching
10916443, Nov 20 2013 Taiwan Semiconductor Manufacturing Company, Ltd. Spacer-damage-free etching
10978550, Mar 17 2017 Tessera, Inc. Efficient metal-insulator-metal capacitor
7670921, Dec 28 2006 International Business Machines Corporation Structure and method for self aligned vertical plate capacitor
7995165, Dec 04 2006 Semiconductor Manufacturing International (Shanghai) Corporation LCOS display unit and method for forming the same
Patent Priority Assignee Title
6451667, Dec 21 2000 Infineon Technologies AG Self-aligned double-sided vertical MIMcap
6559004, Dec 11 2001 United Microelectronics Corp. Method for forming three dimensional semiconductor structure and three dimensional capacitor
6593185, May 17 2002 United Microelectronics Corp. Method of forming embedded capacitor structure applied to logic integrated circuit
6620701, Oct 12 2001 Polaris Innovations Limited Method of fabricating a metal-insulator-metal (MIM) capacitor
6638830, Sep 18 2002 United Microelectronics Corp. Method for fabricating a high-density capacitor
6706588, Apr 09 2003 Infineon Technologies AG Method of fabricating an integrated circuit having embedded vertical capacitor
6765255, Mar 26 2002 Samsung Electronics Co., Ltd. Semiconductor device having metal-insulator-metal capacitor and fabrication method thereof
20030073282,
DE10247454,
//
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jul 08 2003NING, XIAN JIESEMICONDUCTOR MANUFACTURING INTERNATIONAL SHANGHAI CORPORATIONASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0149830361 pdf
Feb 06 2004Semiconductor Manufacturing International (Shanghai) Corporation(assignment on the face of the patent)
Date Maintenance Fee Events
Aug 21 2009M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Aug 21 2013M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Sep 07 2017M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Mar 21 20094 years fee payment window open
Sep 21 20096 months grace period start (w surcharge)
Mar 21 2010patent expiry (for year 4)
Mar 21 20122 years to revive unintentionally abandoned end. (for year 4)
Mar 21 20138 years fee payment window open
Sep 21 20136 months grace period start (w surcharge)
Mar 21 2014patent expiry (for year 8)
Mar 21 20162 years to revive unintentionally abandoned end. (for year 8)
Mar 21 201712 years fee payment window open
Sep 21 20176 months grace period start (w surcharge)
Mar 21 2018patent expiry (for year 12)
Mar 21 20202 years to revive unintentionally abandoned end. (for year 12)