A partial vertical memory cell and fabrication method thereof. A semiconductor substrate is provided, in which two deep trenches having deep trench capacitors respectively are formed, and the deep trench capacitors are lower than a top surface of the semiconductor substrate. A portion of the semiconductor outside the deep trenches is removed to form a pillar between. The pillar is ion implanted to form an ion-doped area in the pillar corner acting as a S/D area. A gate dielectric layer and a conducting layer are conformally formed on the pillar sequentially. An isolation is formed in the semiconductor substrate beside the conducting layer. The conducting layer is defined to form a first gate and a second gate.
|
1. A method for forming a partial vertical memory cell, comprising:
providing a semiconductor substrate having two deep trenches with capacitors formed therein, the capacitors lower than a top surface of the semiconductor substrate;
removing a part of the semiconductor substrate outside the deep trenches to form a pillared active area between the deep trenches;
ion implanting the active area to form an ion-doped area in a corner of the active area acting as a S/D region;
conformally forming a gate dielectric layer and a conducting layer sequentially to cover the active area;
forming an isolation beside the conducting layer; and
defining the conducting layer to form a first gate and a second gate.
6. A method for forming a partial vertical memory cell, comprising:
providing a semiconductor substrate having two deep trenches with capacitors formed therein, the capacitors lower than a top surface of the semiconductor substrate;
forming an isolating layer to cover each capacitor;
filling a mask layer in each deep trench;
forming a first patterned mask layer to cover the semiconductor substrate between the deep trenches, wherein the first patterned mask layer partially covers the mask layer;
etching the semiconductor substrate using the first patterned mask layer and the mask layers as etching masks to further below its surface than the isolating layer, thereby forming a pillared active area between the deep trenches;
removing the first patterned mask layer and the mask layers;
ion implanting the active area beside the insulating layer to form an ion-doped area acting as a S/D region;
conformally forming a gate dielectric layer and a conducting layer to cover the semiconductor substrate;
forming a second patterned mask layer corresponding to the active area and the portion of the mask layers covering the conducting layer;
etching the conducting layer using the second patterned mask layer as an etching mask so that the conducting layer to cover the active area remains;
removing the second patterned mask layer;
forming a dielectric layer to cover the semiconductor substrate to isolate the active area,
wherein a height of the dielectric layer is equal to the conducting layer;
forming a third patterned mask layer, having an opening to expose a part of the conducting layer, on the conducting layer and the dielectric; and
etching the conducting layer using the third patterned mask layer as an etching mask until the gate dielectric layer is exposed to form a trench, and the conducting layer is insulated by the trench to form a first gate and a second gate.
14. A method for forming a partial vertical memory cell, comprising:
providing a semiconductor substrate, with two deep trenches having capacitors formed therein, wherein the capacitors are lower than a top surface of the semiconductor substrate, and a collar insulating layer is formed on a top sidewall of each deep trench;
forming an isolating layer to cover each deep trench capacitor;
filling a mask layer in each deep trench;
forming a first patterned mask layer to cover the semiconductor substrate between the deep trenches, wherein the first patterned mask layer partially covers the mask layer;
etching the semiconductor substrate using the first patterned mask layer and the mask layers as etching masks to further below its surface than the isolating layer, thereby forming a pillared active area between the deep trenches;
removing the first patterned mask layer and the mask layers;
conformally forming a sacrificial layer on the semiconductor substrate outside the active area;
forming a first dielectric layer to cover the sacrificial layer;
planarizing the first dielectric layer and the sacrificial layer until the active area is exposed to further below their surfaces than the active area by a predetermined depth;
etching the active area using the first dielectric layer and the sacrificial layer as etching masks to round corners of the active area;
removing the first dielectric layer;
ion implanting the active area beside the insulating layer to form an ion-doped area acting as a S/D region;
removing the sacrificial layer;
oxidizing the semiconductor substrate to form a gate dielectric layer;
conformally forming a conducting layer on the gate dielectric layer;
forming a second patterned mask layer corresponding to the active area and portions of the mask layers to cover the conducting layer;
etching the conducting layer using the second patterned mask layer as an etching mask to form a gate;
removing the second patterned mask layer;
forming a second dielectric layer;
planarizing the second dielectric layer until the gate is exposed to form an isolation for isolating the active area;
forming a third patterned mask layer, having an opening to expose a part of the conducting layer, on the conducting layer and the dielectric;
etching the conducting layer using the third patterned mask layer as an etching mask until the gate dielectric layer is exposed to form a trench, and the gate is insulated by the trench to form a first gate and a second gate;
removing the third patterned mask layer; and
forming a spacer on a sidewall of the trench to avoid electrical connection of the first gate and the second gate.
2. The method for forming a partial vertical memory cell of
3. The method for forming a partial vertical memory cell of
4. The method for forming a partial vertical memory cell of
5. The method for forming a partial vertical memory cell of
7. The method for forming a partial vertical memory cell of
8. The method for forming a partial vertical memory cell of
9. The method for forming a partial vertical memory cell of
10. The method for forming a partial vertical memory cell of
11. The method for forming a partial vertical memory cell of
12. The method for forming a partial vertical memory cell of
13. The method for forming a partial vertical memory cell of
15. The method for forming a partial vertical memory cell of
16. The method for forming a partial vertical memory cell of
17. The method for forming a partial vertical memory cell of
18. The method for forming a partial vertical memory cell of
19. The method for forming a partial vertical memory cell of
20. The method for forming a partial vertical memory cell of
21. The method for forming a partial vertical memory cell of
22. The method for forming a partial vertical memory cell of
23. The method for forming a partial vertical memory cell of
24. The method for forming a partial vertical memory cell of
25. The method for forming a partial vertical memory cell of
|
This application is a divisional of U.S. application Ser. No. 10/640,100, filed Aug. 13, 2003 now U.S. Pat. No. 6,969,881.
1. Field of the Invention
The invention relates to a memory cell, and more particularly to a partial vertical memory cell of a DRAM and a method of fabricating the same.
2. Description of the Related Art
There is much interest in reducing the size of individual semiconductor devices to increase their density on an integrated circuit (IC) chip. This reduces size and power consumption of the chip, and allows faster operation. In order to achieve a memory cell of minimum size, the gate length in a conventional transistor must be reduced to decrease the lateral dimension of the memory cell. However, the shorter gate length results in higher leakage current that cannot be tolerated, and the voltage on the bit line must therefore also be scaled down. This reduces the charges stored on a storage capacitor, thus requiring a larger capacitance to ensure that stored charges are detected accurately.
In
In
In
In
In
As the gate size of the MOSFET decreases, a drive current and effect of the gate are difficult to keep high at a low operating voltage.
The present invention is directed to partial vertical memory cell and a method for forming the same.
Accordingly, the present invention provides a method for forming a partial vertical memory cell. A semiconductor substrate having two deep trenches with capacitors is provided, and the capacitors are lower than a top surface of the semiconductor substrate. A portion of the semiconductor substrate outside the deep trenches is removed to form a pillared active area between the deep trenches. The active area is ion implanted to form an ion-doped area in a corner of the active area acting as an S/D. A gate dielectric layer and a conducting layer are conformally formed on the active area. An isolation is formed beside the conducting layer. The conducting layer is defined to form a first gate and a second gate.
Accordingly, the present invention also provides another method for forming a partial vertical memory cell. A semiconductor substrate having two deep trenches with capacitors formed therein is provided, and the capacitors are lower than a top surface of the semiconductor substrate. An isolating layer is formed on each capacitor. Each deep trench is filled with a mask layer. A first patterned mask layer is formed on the semiconductor substrate between the deep trenches, and the first patterned mask layer partially covers the mask layer. The semiconductor substrate is etched using the first patterned mask layer and the mask layers as etching masks to further below its surface than the isolating layer, thereby forming a pillared active area between the deep trenches. The first patterned mask layer and the mask layers are removed. The active area beside the insulating layer is ion implanted to form an ion-doped area acting as a S/D. A gate dielectric layer and a conducting layer are conformally formed on the semiconductor substrate. A second patterned mask layer corresponding to the active area and the portion of the mask layers is formed to cover the conducting layer. The conducting layer is etched using the second patterned mask layer as an etching mask so that the conducting layer covering the active area remains. The second patterned mask layer is removed. A dielectric layer is formed on the semiconductor substrate to isolate the active area, and a height of the dielectric layer is equal to the conducting layer. A third patterned mask layer, having an opening partially exposing the conducting layer, is formed on the conducting layer and the dielectric. The conducting layer is etched using the third patterned mask layer as an etching mask until the gate dielectric layer is exposed to form a trench, and the conducting layer is insulated by the trench to form a first gate and a second gate.
Accordingly, the present invention also provides another method for forming a partial vertical memory cell. A semiconductor substrate having two deep trenches with capacitors is provided, the capacitors are lower than a top surface of the semiconductor substrate, and a collar insulating layer is formed on a top sidewall of each deep trench. An isolating layer is formed on each deep trench capacitor. Each deep trench is filled with a mask layer. A first patterned mask layer is formed on the semiconductor substrate between the deep trenches, and the first patterned mask layer partially covers the mask layer. The semiconductor substrate is etched using the first patterned mask layer and the mask layers as etching masks to further below its surface than the isolating layer, thereby forming a pillared active area between the deep trenches. The first patterned mask layer and the mask layers are removed. A sacrificial layer is conformally formed on the semiconductor substrate outside the active area. A first dielectric layer is formed on the sacrificial layer. The first dielectric layer and the sacrificial layer are planarized until the active area is exposed to further below their surfaces than the active area by a predetermined depth. The active area is etched using the first dielectric layer and the sacrificial layer as etching masks to round corners of the active area. The first dielectric layer is removed. The active area beside the insulating layer is ion implanted to form an ion-doped area acting as an S/D. The sacrificial layer is removed. The semiconductor substrate is oxidized to form a gate dielectric layer. A conducting layer is conformally formed on the gate dielectric layer. A second patterned mask layer corresponding to the active area and the portion of the mask layers is formed to cover the conducting layer. The conducting layer is etched using the second patterned mask layer as an etching mask to form a gate. The second patterned mask layer is removed. A second dielectric layer is formed on the semiconductor substrate. The second dielectric layer is planarized until the gate is exposed to form an isolation for isolating the active area. A third patterned mask layer, having an opening partially exposing the conducting layer, is formed on the conducting layer and the dielectric. The conducting layer is etched using the third patterned mask layer as an etching mask until the gate dielectric layer is exposed to form a trench, and the gate is insulated by the trench to form a first gate and a second gate. The third patterned mask layer is removed. A spacer is formed on a sidewall of the trench to avoid electrical connection of the first gate and the second gate.
Accordingly, the present invention also provides a partial vertical memory cell comprising a semiconductor substrate with a pillared active area, two deep trench capacitors formed in the semiconductor substrate beside the active area, two S/D regions formed in the active area beside the deep trench capacitors, a gate dielectric layer formed on a surface of the active area, and two gates conformally formed on the gate dielectric layer around two top corners of the active area. The two gates are independent from one another.
For a better understanding of the present invention, reference is made to a detailed description to be read in conjunction with the accompanying drawings, in which:
In
In
In
In
In
In
In
In
In
In
In
In
In
In
A conducting layer 212a and a hard mask layer 212b, such as a nitride layer, are conformally formed on the semiconductor substrate 201. In this case, the conducting layer 212a comprises a poly layer and a silicide layer.
A patterned mask layer 213, such as photoresist layer, is formed corresponding to the active area 212b and a portion of the isolating layer 205 to cover the conducting layer 212a and the hard mask layer 212b.
In
In
In
In
In
In
The partial vertical memory of the present invention comprises the semiconductor substrate 201, the pillared active area 201b, the deep trench capacitors 204, the ion-doped areas 210 acting as S/D, the gate dielectric layer 214, the partial vertical gates 212e conformally formed on the gate dielectric layer around two top corners of the active area, and the hard mask layer 212f.
A channel of each partial vertical gate 212e is combined with a horizontal channel on the top and a vertical channel on the sidewall, a superficial area of the horizontal surface is reduced to ½ time, and a congregation of the memory cell is increased.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Chen, Yi-Chen, Chen, Yi-Nan, Chang, Ming-Cheng
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
6514816, | Mar 01 2001 | United Microelectronics Corp. | Method of fabricating a self-aligned shallow trench isolation |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 26 2004 | Nanya Technology Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Oct 26 2009 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 25 2013 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 24 2017 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Apr 25 2009 | 4 years fee payment window open |
Oct 25 2009 | 6 months grace period start (w surcharge) |
Apr 25 2010 | patent expiry (for year 4) |
Apr 25 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 25 2013 | 8 years fee payment window open |
Oct 25 2013 | 6 months grace period start (w surcharge) |
Apr 25 2014 | patent expiry (for year 8) |
Apr 25 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 25 2017 | 12 years fee payment window open |
Oct 25 2017 | 6 months grace period start (w surcharge) |
Apr 25 2018 | patent expiry (for year 12) |
Apr 25 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |