A clock distribution architecture having clock and power failure protection is disclosed. In one embodiment, a computer system includes a plurality of client boards and a plurality of switch boards, as well as having power distribution boards and clock boards (referred to herein as service processor boards). In one embodiment may include a clock board and a plurality of power distribution boards, while another embodiment may include a power distribution board and a plurality of clock boards. The clock board(s) may generate a global clock signal, which may be distributed to the switch boards and the power distribution board(s). The power distribution board(s) may distribute the global clock signal to the client boards. clock redundancy may be provide through either having multiple clock boards or multiple power distribution boards.
|
21. A power distribution board for use in a system including a plurality of client boards and a plurality of clock boards, the power distribution board comprising:
a printed circuit board (PCB);
a plurality of detachable connectors for coupling to each of the plurality of client boards and each of the plurality of clock boards;
a first plurality of circuit traces for distributing power to the plurality of client boards and the plurality of clock boards, wherein each of the plurality of circuit traces is coupled to a power supply connector configured for coupling to a power supply; and
clock distribution circuitry, wherein the clock distribution circuitry is configured to receive a global clock signal from a first clock board of the plurality of clock boards, and wherein the clock distribution circuitry is configured to distribute the global clock signal to each of the plurality of client boards.
1. A computer system comprising:
a plurality of client boards;
a plurality of switch boards;
a clock board; and
a plurality of power distribution boards;
wherein the clock board includes a first plurality of detachable connectors for coupling to each of the plurality of switch boards and each of the plurality of power distribution boards, wherein the clock board is configured to generate a global clock signal, and wherein the clock board is configured to distribute the global clock signal to each of the plurality of switch boards; and
wherein each of the power distribution boards includes a second plurality of detachable connectors for coupling to the clock board and each of the plurality of client boards, wherein each of the plurality of power distribution boards is configured to receive power from a power supply and to distribute power to each of the plurality of client boards and the clock board, and wherein each of the plurality of power distribution boards is configured to receive the global clock signal from the clock board and distribute the global clock signal to each of the plurality of client boards.
11. A computer system comprising:
a plurality of client boards;
a plurality of switch boards;
a plurality of clock boards; and
a plurality of power distribution boards;
wherein each of the plurality of clock boards includes a first plurality of detachable connectors for coupling to each of the plurality of switch boards and each of the plurality of power distribution boards, wherein the plurality of clock boards includes a first clock board and a second clock board, wherein the first clock board is configured to generate a global clock signal, and wherein the first clock board is configured to distribute the global clock signal to each of the plurality of switch boards; and
wherein the power distribution board includes a second plurality of detachable connectors for coupling to each of the plurality of client boards and each of the plurality of clock boards, wherein the power distribution board is configured to receive power from a power supply and to distribute power to each of the plurality of client boards and each of the plurality of clock boards, wherein the power distribution board is configured to receive the global clock signal from the first clock board and to distribute the global clock signal to each of the plurality of client boards.
2. The computer system as recited in
3. The computer system as recited in
4. The computer system as recited in
5. The computer system as recited in
6. The computer system as recited in
7. The computer system as recited in
8. The computer system as recited in
a phase detector, wherein the phase detector is configured to receive a feedback clock signal;
a filter coupled to receive an output from the phase detector;
voltage controlled oscillator (VCO);
a switch, wherein the switch is selectable to coupled an output from the filter to the VCO; and
a buffer operatively coupled to an output of the VCO, wherein the buffer is configured to drive the global clock signal.
9. The computer system as recited in
a printed circuit board;
a power supply connector coupled to the printed circuit board; and
a plurality of circuit breakers, wherein each of the plurality of circuit breakers is coupled to the power supply connector by a first plurality of circuit traces, and wherein each of the plurality of circuit breakers is electrically coupled to one of the second plurality of detachable connectors by one of a second plurality of circuit traces, wherein each of the plurality of circuit breakers is configured to interrupt current flow through a corresponding one of the plurality of detachable connectors responsive to an excess current condition.
10. The computer system as recited in
12. The computer system as recited in
13. The computer system as recited in
14. The computer system as recited in
15. The computer system as recited in
16. The computer system as recited in
a phase detector, wherein the phase detector is configured to receive a reference clock signal and a feedback clock signal;
a filter coupled to receive an output from the phase detector;
a voltage controlled oscillator (VCO);
a switch, wherein the switch is selectable to coupled an output from the filter to the VCO; and
a buffer operatively coupled to an output of the VCO, wherein the buffer is configured to drive the global clock signal.
17. The computer system as recited in
18. The computer system as recited in
19. The computer system as recited in
a printed circuit board;
a power supply connector coupled to the printed circuit board; and
a plurality of circuit breakers, wherein each of the plurality of circuit breakers is coupled to the power supply connector by a first plurality of circuit traces, and wherein each of the plurality of circuit breakers is electrically coupled to one of the second plurality of detachable connectors by one of a second plurality of circuit traces, wherein each of the plurality of circuit breakers is configured to interrupt current flow through a corresponding one of the plurality of detachable connectors responsive to an excess current condition.
20. The computer system as recited in
22. The power distribution board as recited in
a first select PLL (phase locked loop), wherein the first select PLL is coupled to receive the global clock signal from the first clock board; and
a buffer, wherein the buffer is configured to receive the global clock signal from the first select PLL and to distribute the global clock signal to the plurality of client boards through the detachable connectors.
23. The power distribution board as recited in
24. The power distribution board as recited in
25. The power distribution board as recited in
26. The power distribution board as recited in
27. The power distribution board as recited in
28. The power distribution board as recited in
29. The power distribution board as recited in
30. The power distribution board as recited in
|
1. Field of the Invention
This invention relates to electronic systems, and more particularly, to clock and power failure protection for ensuring reliability of electronic systems.
2. Description of the Related Art
High availability computer systems such as file servers typically require reliable power and clocking. Power and/or clock failures may result in system down time. In some systems, even a momentary interruption in power or clocking may result in a system crash. In order to prevent system down time, redundancy may be built into the power and/or clocking circuitry.
Redundancy for power distribution systems may include using multiple power sources to supply a computer system. Additional redundancy may be attained by using multiple boards for power distribution within the computer system. The boards may include detection circuitry, which may be configured to detect the presence of power from the other board. One of the boards may act as a primary power distribution board, while one or more additional boards may act as secondary power distribution boards. If the primary power source or the primary power distribution board fails, one of the secondary power distribution boards may take over the duties of supplying power.
Redundancy for clocking of a computer system may be provided in a similar manner, using multiple clock boards. Each of the clock boards may include detection circuitry for detecting the presence of a clock signal which is provided to the computer system. One clock board may act as a primary clock board, with one or more clock boards acting as secondary clock boards. If the primary clock board fails, one of the secondary clock boards may detect this failure and take over as the primary clock board.
Companies that design and build computers are under constant demand to provide more functionality. Similarly, there is a constant demand to keep power consumption low or within certain limits. Due to these conflicting demands, it has become increasingly difficult to provide the desired redundancy for many computer systems, including those requiring high-availability. Many computer systems for which protection is desired may be so complicated that straightforward design for redundancy may compromise the cost, the design efficiency, or both.
A clock distribution architecture having clock and power failure protection is disclosed. In one embodiment, a computer system includes a plurality of client boards and a plurality of switch boards, as well as having power distribution boards and clock boards (referred to herein as service processor boards). In one embodiment may include a clock board and a plurality of power distribution boards, while another embodiment may include a power distribution board and a plurality of clock boards. The clock board(s) may generate a global clock signal, which may be distributed to the switch boards and the power distribution board(s). The power distribution board(s) may distribute the global clock signal to the client boards. Clock redundancy may be provide through either having multiple clock boards or multiple power distribution boards.
Other aspects of the invention will become apparent upon reading the following detailed description and upon reference to the accompanying drawings in which:
While the invention is susceptible to various modifications and alternative forms, specific embodiments thereof are shown by way of example in the drawings and will herein be described in detail. It should be understood, however, that the drawings and description thereto are not intended to limit the invention to the particular form disclosed, but, on the contrary, the invention is to cover all modifications, equivalents, and alternatives falling with the spirit and scope of the present invention as defined by the appended claims.
Turning now to
Generally speaking, each of processor subsystems 20 and I/O subsystems 22 may access each of memory subsystems 21. Devices configured to perform accesses to memory subsystems 21 are referred to herein as “active” devices. Each client in
Memory subsystems 21 are configured to store data and instruction code for use by processor subsystems 20 and I/O subsystems 22. Memory subsystems 21 preferably comprise dynamic random access memory (DRAM), although other types of memory may be used. In addition, the memory within memory subsystems 21 may be configured using dual in-line memory modules (DIMM). Each address in the address space of computer system 10 may be assigned to a particular memory subsystem, referred to as the home subsystem of the address.
I/O subsystem clients 22 may each be illustrative of a peripheral device such as, for example, an input-output bridge, a graphics device, a networking device, etc. In various embodiments, I/O subsystems 22 may each include a cache memory subsystem similar to those of processor subsystems 20 for caching data associated with addresses mapped within one of the memory subsystems.
In one embodiment, data network 50 is a point-to-point switched network. However, it is noted that in alternative embodiments other networks may be used. In a switched network, a particular client device communicates directly with a second client device via a dedicated point-to-point link that may be established through a switched interconnect mechanism. To communicate with a third client device, the particular client device utilizes a different link, as established by the switched interconnect, other than the one used to communicate with the second client device.
In the embodiment of
Address network 40 accommodates communication between processing subsystems 20, memory subsystems 21, and I/O subsystems 22. Operations upon address network 40 are generally referred to as address transactions. When the destination of an address transaction is a storage location within a memory subsystem 21, the destination may be specified via an address conveyed with the transaction upon address network 40. Subsequently, data corresponding to the transaction on the address network 40 may be conveyed upon data network 50.
As will be described further below in conjunction with the description of
In
Address links 147 are used to interconnect clients to address switches and address switches to other address switches. Similarly, data links 157 are used to interconnect clients to data switches and data switches to other data switches. Address links 147 and data links 157 may be coupled to an address interface (not shown) and a data interface (not shown) which may be included on each client. As described above, the address interface may be uni-directional, point-to-point and source-synchronous and may include an address-in port and an address-out port. Each address-in port of a client may be either a five or a ten-link port depending on whether the port is configured to be a narrow or a wide port, respectively. Each link may have 12 signals. The data interface may also be uni-directional, point-to-point and source-synchronous and may include a data-in port and a data-out port. Each data port may include 5 links of 12 signals each. It is noted that other embodiments are contemplated which include other numbers of links and other numbers of signals on a given interface.
Turning to
Processor 510 and processor 530 are each illustrative of, for example, an UltraSPARC™ microprocessor such as an UltraSPARC™ 5 microprocessor by Sun Microsystems, Inc. It is contemplated however, that in other embodiments, other processors may be used.
Memory 520 may be used as a cache memory for processor 510 as described above in conjunction with the description of
Power conversion block 550 may be a DC to DC converter configured to provide a DC operating voltage for components on the dual client processor board 500. In one embodiment, power conversion block 550 may convert 48VDC to 1VDC. As will be described in greater detail below, redundant 48V power distribution boards may supply 48V to each client board in the computer system. Power conversion block 550, receives the redundant 48V and converts it to a single 1VDC supply. It is contemplated that in other embodiments, power conversion block may provide other suitable voltages as necessary. Further, in an alternative embodiment, power conversion block may provide redundant 1VDC supplies.
Service interface 570 is a service module configured to provide a service interface from each client, which in the illustrated embodiment are processors, to a service processor board (not shown in
Connectors 560A are configured to convey power, ground and signal information between dual client processor board 500 and switch and power boards (not shown in
Turning to
Each memory controller may be configured to control memory transactions involving their respective memory subsystems. In one embodiment, memory subsystem 620 and memory subsystem 630 may each be implemented using DIMMs which each include a plurality of DRAM chips. The DRAM chips on each DIMM may be grouped into multiple banks. The DIMMs may be implemented to include error detection/error correction capability. The error detection/error correction capability may include using redundant DIMMs to store parity information. Each memory controller may also be configured to control interleaving of data across the memory banks of each of the memory subsystems.
Similar to the description of power conversion block 550 of
Service interface 680 of
Connectors 560A of
Referring to
The memory client of
I/O bridge 740 is configured to provide an interface between memory controller and 710 devices that may be connected externally to the computer node. I/O ports 790A and 790B may provide the physical I/O ports for I/O bridge 740. In one embodiment, I/O bridge 740 may translate Infiniband™ transactions into transactions suitable for use by memory controller 710 and vice versa. I/O ports 790AB may be InfiniBand™ ports and may provide 12 parallel Infiniband™ channels per port. Further, I/O ports 790AB may transmit and receive InfiniBand™ transactions via fiber optic cable.
Power conversion block 770 and service interface 750 operate in a manner that is similar to the power conversion blocks and service interfaces described above in conjunction with the descriptions of
Similar to the connectors described above in
It is noted that although the various client boards above are described as being dual client boards, it is contemplated that in other embodiments client boards having other numbers of clients may be used. For example, a board having a single client may be used or alternatively, a multi-client board having three or more clients may be used.
Turning to
Data switches 810A–E may be configured to provide routing of data packets within the computer system as described above in
In one embodiment, data switches 810 and address switches 820 may each be a custom integrated circuit capable of being programmed as an address switch or a data switch. When the custom integrated circuit is programmed as an address switch, it may accommodate different address-in and address-out port configurations. Likewise, when the custom integrated circuit is programmed as a data switch, it may accommodate different data-in and data-out port configurations. For example, the integrated circuit may be programmed to have multiple address ports or data ports. In the illustrated embodiment, there are five data switches and five address switches. If used with up to four other switch boards, this particular implementation is intended to provide address and data switching for up to 40 clients in a computer system. However, it is contemplated that other embodiments may use other numbers of address and data switches and other numbers of switch boards to accommodate other numbers of clients. In an alternative embodiment, the custom integrated switch may be specific to either a data switch or an address switch.
Power conversion block 880 and service interface 870 operate in a manner similar to the power conversion blocks and service interfaces described above in conjunction with the descriptions of
Connectors 560B are configured to convey signal information between the various dual client boards and to convey power and ground from the service processor boards (not shown in
Turning to
Power supply connector 920 may be positioned along one edge of power board 900 such that when positioned within a computer system, power supply connector 920 may mate with a corresponding connector within a power supply. In the illustrated embodiment, power supply connector 920 is located on the bottom edge of power board 900. However, it is contemplated that in other embodiments, the bottom edge may be a side edge or a top edge depending on the orientation of the computer system as a whole.
Each of circuit breakers 910 may be configured to interrupt the flow of current through a given one of connectors 560B to prevent excessive current from flowing. As will be described in greater detail below, this feature may allow client and service boards to be connected to and disconnected from power board 900 while power is on. In addition, power board 900 may be removed or installed while power is on. Circuit breakers 910 may be configured to disconnect or ‘trip’ during a short circuit or over-current condition. Further, circuit breakers 910 may be reset, once they are tripped, thereby allowing the circuit to be re-energized after any problem has been corrected.
Connectors 560B are configured to convey power and ground to the various dual client boards and to the service processor boards (not shown in
Turning now to
Service processor board (SPB) 1040 may include a plurality of connectors 560A, which may be identical to the connectors 560A features on the various embodiments of the client boards discussed above. Connectors 560A may be configured for coupling to connectors 560B described in conjunction with power board 900 and switch board 800. Thus, connectors 560A may allow for the coupling of SPB 1040 to each of the power boards 900 and switch boards 800 that may be present in the computer system.
SPB 1040 may provide clock generation and distribution functions. In the embodiment shown, SPB 1040 may include select PLL 1080, which may be an expanded version of the select PLL 1081 which may be present on power board 800. Select PLL 1080 may include a multiplexer 1150 which may provide one of two possible clock signals to buffer 1110. One clock signal may be provided by clock synthesizer 1120, while the other clock signal may be provided by VCO (voltage controlled oscillator) 1140. Buffer 1110 may then distribute the clock signal to each of the switch boards 800 and power boards 900 coupled to SPB 1040 via connectors 560A.
It is noted that each of the printed circuit boards described above in
A clock signal referred to herein as the nominal clock signal may be received at the other input to multiplexer 1150. The nominal clock signal may be provided by VCO 1140. In the embodiment shown, VCO 1140 may receive a control signal from either filter 1135 or from a voltage source V, depending upon the position of switch 1137. In one mode of operation, switch 1137 may be positioned such that VCO 1140 receives a control signal from filter 1135. Filter 1135 may be a low-pass filter, and may receive its input from phase detector 1130.
Phase detector 1130 may be configured to generate a control signal based on a phase difference between a reference clock signal and a feedback clock signal. In the embodiment shown, the reference and feedback clock signals may be received via a pair of multiplexers 1150. These multiplexers 1150 may select the clock signals to be used as reference and feedback clock signals. In the embodiment shown, the FB clock 0 (feedback clock 0) may be the global clock signal provided by SPB 1040 passed through a first power distribution board, while FB clock 1 may be the same global clock signal passed through a second power distribution board. As will be explained in further detail below, a power distribution board (such as power board 900 of
SPB 1040 may be configured to distribute a global clock signal, which may be provided to each board within the computer system. The global clock signal may be derived from the nominal clock signal (as the programmable clock signal is not typically used during normal operations), and may be received by buffer 1110. The global clock signal may then be distributed by buffer 1110 to the other boards in computer system 10. In the embodiment shown, buffer 1110 may distribute the global clock signal to select PLLs in power boards 900 and switch boards 800 to which it is physically coupled. Power boards 900 may in turn distribute the global clock signal to various client boards 500, 600, or 700 (as previously described) which may be present in the system. Power boards 900 may also feed the global clock signal back the SPB 1040 from which it originated to be used as a feedback clock signal in a PLL. Furthermore, if another SPB 1040 is present in computer system 10, it may also receive the global clock signal (as a reference clock) from that SPB via a power board 900.
Through the generation of the nominal clock signal by the VCO 1140, SPB 1040 may provide clock redundancy, which may in turn provide additional reliability to computer system 10. SPB 1040 may be configured to provide the nominal clock signal as the global clock signal, and may further be configured to switch reposition switch 1137 in the event of a clock failure. For example, VCO 1140 may be receiving a voltage signal from filter 1135 during normal operation. If a clock failure occurs, switch 1137 may be automatically repositioned such that VCO 1140 receives a voltage signal from the voltage node shown in the drawing. Thus, SPB 1140 may be able to continue to provide a global clock signal even in the event of a failure of one of the input clock signals (FB clocks or Ref Clocks in the drawing) or any of the circuitry between the clock input and VCO 1140 (Mux's 1150, PD 1130, or filter 1135).
SPB 1040 may include functions other than clock generation and distribution. As shown in the drawing, SPB 1040 may be include a select PLL 1081 which may be coupled to receive one or more clock signals from a power board 900. It should be noted that select PLL 1081 may differ from select PLL 1080 in that select PLL 1081 may lack a crystal oscillator and/or a clock synthesizer. Other differences may also be present, although both types of select PLLs may provide an output clock signal. The output clock signals from select PLL 1081 may be forwarded to one or more buffers 1110. Buffers 1110 may then distribute the clock signals to clock consumers, which may be virtually any type of clock-synchronous circuitry.
In the embodiment shown, select PLL 1081 provides two output clock signals, a global clock signal and a system clock signal. The global clock signal is the same clock signal that is generated by SPB 1040 and distributed to the computer system. The system clock signal may be a clock signal of a different frequency than the global clock signal. Select PLL 1081 may include frequency multiplication or division functions, and may therefore generate a clock signal having a greater or lesser frequency than the global clock signal.
Turning now to
It is noted that although only four client boards 1010, two power boards 900 and five switch boards 800 are shown, other embodiments are contemplated which may use other numbers of these boards. In particular it should be noted that in some systems the number of service processor boards or power distribution boards may be limited. For example, in one embodiment, computer system 10 may include two or more power boards, but only one service processor board. In another embodiment, computer system 10 may include two or more service processor boards but only one power board. Often times, straightforward design for redundancy may compromise design objectives for cost and system complexity. Limiting the number of power boards or clock boards may reduce these problems. Redundancy may be achieved by other methods, as will be explained in further detail below.
Power boards 900A–B and switch boards 800A–E are shown in the vertical plane. Switch boards 800A–E are located between power boards 900A–B. Switch boards 800A–E and power boards 900A–B are also shown substantially parallel to one another and forming an array of boards. Client boards 1010A–D and service processor boards 1040A–B are shown in the horizontal plane. The vertical boards are substantially orthogonal with respect to the horizontal boards may form a matrix of rows and columns when viewed from the front or the rear. Client boards 1010A–D and service processor boards 1040A–B are also shown substantially parallel to one another and also form an array of boards. The two arrays of boards are substantially perpendicular to each other. As described above in conjunction with the descriptions of
Power supply A and power supply B of
As described above, power boards 900A–B are each configured to distribute 48VDC to client boards 1010A–D and to service processor boards 1040A–B. Service processor boards 1040A–B may be configured to redundantly distribute the 48VDC, A and B, to each of switch boards 800A–E. This power distribution scheme allows both the vertical and horizontal boards to be redundantly powered. If there is a failure of any part of the power distribution system, the computer system may continue to operate normally. Further, the failed power component may be removed and replaced during system operation. Thus, the power distribution scheme in the illustrated embodiment is intended to prevent any single point of failure within the power distribution system from causing a catastrophic shut down or system crash. It is noted that in alternative embodiments, it is contemplated that client boards 1010A–D may be used to distribute 48VDC, A and B to each of switch boards 800A–E.
In addition, any component in the computer system (e.g. a power board 900, a power supply, service processor board 1040, a switch board 800 and a client board 1010) may be removed and replaced while the computer system continues to operate. This feature is sometimes referred to as “hot swapping” a component. Thus, the physical implementation illustrated in
Further, circuit breakers 910 of
As described above and further illustrated in the perspective view of
The computer system shown in
In contrast, the embodiment shown in
It should also be noted that system including multiple power boards 900 and multiple SPBs 1040 are possible and contemplated. Such embodiments may provide additional redundancy for both the functions of power distribution and clock distribution.
In addition to providing redundant power distribution to switch boards 800A–E, service processor boards 1040A–B may be configured to be redundant system controllers each capable of independently configuring system resources. Service processor boards 1040A–B may also be configured to provide test and diagnostic functions to diagnose system component failures through the service interface circuits located on each of client boards 1010A–D and switch boards 800A–E. The service processor boards 1040A–B may also be used to partition the computer system into different domains. Additionally, service processor boards 1040A–B may be used to initialize system components, such as clients, and to reconfigure the system when circuit boards are removed and/or installed.
It is noted that, power boards 900A–B are located in the two outermost positions or ‘slots’ to the left and right of switch boards 800A–E. It is noted that the components on the various client boards may be positioned to minimize lead lengths between switch boards 800A–E and each client board. In addition, positioning switch boards 800A–E side-by-side with no intervening boards of another type may also minimize lead lengths. Further, the positioning of power boards 900A–B and switch boards as shown may provide symmetry in the line lengths which may provide more uniform clock domain distribution among the various boards. However in alternative embodiments it is contemplated that power boards 900A–B and switch boards 800A–E may be positioned in any vertical slot as necessary.
Referring now to the exploded view diagram of
During operation of the system shown in
Power boards 900A and 900B may also include frequency drift detection circuitry (FDDC) 1155. FDDC 1155 may inhibit buffer 1110 from distributing the global clock signal from its respective power board 900 if the phase difference between the clock, signal received by a power board and the global clock signal distributed by the power board exceeds a predetermined limit. If FDDC 1155 inhibits buffer 1110 from distributing the global clock signal, a second power board 900 may assume this function in embodiments having multiple power boards. Operation of FDDC 1155 will be discussed in further detail below.
It should be noted that while the embodiments shown in
In the embodiment shown, FDDC 1300 includes two select PLLs 1081, and a buffer/multiplexer 1111. Buffer/multiplexer 1111 may include a select input, which may receive a signal from a three-input AND gate. Each select PLL 1081 may be configured to receive clock signals from SPB 1040A and SPB 1040B (in computer system embodiments having two SPB's), or may only receive a clock signal from a single SPB 1040 (in embodiments having only one SPB). In embodiments receiving clock signals from both SPB 1040A and 1040B, a first select PLL 1081 may select the clock signal which may be received by buffer/multiplexer 1111. Depending on the state of the signal at the select input, buffer/multiplexer 1111 may allow a clock signal to be distributed to client boards 1010 or fed back to an SPB 1040. If FDDC 1300 is present on an SPB 1040, the clock signal may be distributed to switch boards 800.
Both select PLLs 1081 may monitor the phase difference between the selected clock signal (which may be a feedback clock signal) and the global clock signal distributed by buffer/multiplexer 1111. Each select PLL 1081 may be configured to assert a lock signal if the phase difference is within a predetermined limit. In one embodiment, the lock signal of each select PLL 1081 may remain asserted as long as the predetermined phase difference does not exceed five degrees. The lock signals from each of the select PLLs 1081 may be propagated to the inputs of the AND gate, along with a power good signal. The power good signal may indicate that the computer system is receiving power within system operating specifications. When each of these signals is asserted, the signal at the select input of buffer/multiplexer 1111 may remain asserted, thereby allowing the receive clock signal to be distributed. If one of the lock signals or the power good signal becomes de-asserted, the output of the AND gate may follow. In this case, the ‘no clock’ input to buffer/multiplexer 1111 may be selected, thereby inhibiting the distribution of a global clock signal. The inhibition of the global clock signal may be detected by one or more service processor boards 1040, depending upon the system configuration. By detecting the inhibition of the global clock signal, the system may then select another clock source.
Embodiments of FDDC 1300 including only one select PLL 1081 and a two input AND gate are also possible and contemplated.
It should also be noted in reference to both power boards 900 and service boards 1040 that alternate embodiments including different types of the select PLLs (e.g. select PLL 1080 or 1081 as discussed above) are possible and contemplated. Furthermore, various embodiments of FDDC 1300 may be present on various embodiments of SPB 1040 as well as being present on embodiments of power board 900.
While the present invention has been described with reference to particular embodiments, it will be understood that the embodiments are illustrative and that the invention scope is not so limited. Any variations, modifications, additions, and improvements to the embodiments described are possible. These variations, modifications, additions, and improvements may fall within the scope of the inventions as detailed within the following claims.
Patent | Priority | Assignee | Title |
7623444, | Nov 25 2004 | Electronics and Telecommunications Research Institute | Apparatus and method for redundancy control of duplex switch board |
7944093, | Mar 27 2009 | Off-peak power distribution system |
Patent | Priority | Assignee | Title |
4025874, | Apr 30 1976 | Rockwell International Corporation | Master/slave clock arrangement for providing reliable clock signal |
4282493, | Jul 02 1979 | Motorola, Inc. | Redundant clock signal generating circuitry |
5167024, | Sep 08 1989 | Apple Inc | Power management for a laptop computer with slow and sleep modes |
5546591, | Dec 20 1991 | VLSI Technology, Inc. | Distributed power management system for battery operated personal computers |
5648964, | Sep 09 1994 | Kabushiki Kaisha Toshiba | Master-slave multiplex communication system and PLL circuit applied to the system |
5808876, | Jun 20 1997 | International Business Machines Corporation | Multi-function power distribution system |
5919265, | May 28 1996 | Oracle America, Inc | Source synchronization data transfers without resynchronization penalty |
5969558, | Oct 17 1996 | OKI SEMICONDUCTOR CO , LTD | Abnormal clock signal detector and switching device |
6122756, | Aug 14 1995 | EMC IP HOLDING COMPANY LLC | High availability computer system and methods related thereto |
6194969, | May 19 1999 | Oracle America, Inc | System and method for providing master and slave phase-aligned clocks |
6378080, | Jan 07 1999 | NEC Corporation | Clock distribution circuit |
6614862, | Dec 30 1999 | Oracle America, Inc | Encoded clocks to distribute multiple clock signals to multiple devices in a computer system |
6737902, | May 16 2002 | Oracle America, Inc | Method and a system to distribute clock signals in digital circuits |
6757350, | Jun 12 1999 | Cisco Technology, Inc. | Redundant clock generation and distribution |
6768640, | Jun 28 2002 | Oracle America, Inc | Computer system employing redundant cooling fans |
6775784, | Oct 25 1999 | Samsung Electronics Co., Ltd.; SAMSUNG ELECTRONICS CO , LTD | Power supply control circuit and method for cutting off unnecessary power to system memory in the power-off state |
6836852, | Oct 29 2001 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Method for synchronizing multiple serial data streams using a plurality of clock signals |
20040001303, | |||
20040001311, | |||
20040013215, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 20 2002 | WU, CHUNG-HSIAO R | Sun Microsystems, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013238 | /0824 | |
Aug 27 2002 | Sun Microsystems, Inc. | (assignment on the face of the patent) | / | |||
Feb 12 2010 | ORACLE USA, INC | Oracle America, Inc | MERGER AND CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 037280 | /0232 | |
Feb 12 2010 | Sun Microsystems, Inc | Oracle America, Inc | MERGER AND CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 037280 | /0232 | |
Feb 12 2010 | Oracle America, Inc | Oracle America, Inc | MERGER AND CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 037280 | /0232 |
Date | Maintenance Fee Events |
Oct 21 2009 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 23 2013 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 09 2017 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 23 2009 | 4 years fee payment window open |
Nov 23 2009 | 6 months grace period start (w surcharge) |
May 23 2010 | patent expiry (for year 4) |
May 23 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 23 2013 | 8 years fee payment window open |
Nov 23 2013 | 6 months grace period start (w surcharge) |
May 23 2014 | patent expiry (for year 8) |
May 23 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 23 2017 | 12 years fee payment window open |
Nov 23 2017 | 6 months grace period start (w surcharge) |
May 23 2018 | patent expiry (for year 12) |
May 23 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |