The present invention discloses a method for fabricating a buried bit line of a mask rom. The method includes providing a semiconductor substrate with a photoresist layer, and patterning the photoresist layer to form a photoresist pattern. A first ion implantation process is performed to form a first doped region in the semiconductor substrate not covered by the photoresist pattern. Then, an organic layer is coated on the photoresist pattern and the semiconductor substrate and an etching process is performed to form an organic spacer at two sides of the photoresist pattern. Finally, a second ion implantation process forms a second doped region in the semiconductor substrate not covered by the photoresist pattern and the organic spacer. Finally, the photoresist pattern and the organic spacer are removed.
|
1. A method for fabricating a buried bit line of a mask rom, the method comprising:
providing a semiconductor substrate with a photoresist layer coated on the semiconductor substrate;
patterning the photoresist layer to form a photoresist pattern;
performing a first ion implantation process to form lightly doped drain region in the semiconductor substrate not covered by the photoresist pattern;
forming an organic non-poly spacer on sidewall of the photoresist pattern;
performing a second ion implantation process to form a heavily doped region in the semiconductor substrate not covered by the photoresist pattern and the organic spacer, and
stripping the photoresist pattern and the organic spacer.
7. A method for fabricating a mask rom, the method comprising:
providing a semiconductor substrate with a photoresist layer coated on the semiconductor substrate;
patterning the photoresist layer to form a photoresist pattern;
performing a first ion implantation process to form a lightly doped drain region in the semiconductor substrate not covered by the photoresist pattern;
performing a hot treatment process to harden the photoresist pattern;
forming an organic non-poly spacer on sidewall of the photoresist pattern;
performing a second ion implantation process to form a heavily doped region in the semiconductor substrate not covered by the photoresist pattern and the organic spacer;
stripping the photoresist pattern and the organic spacer; and
forming an insulating layer on the semiconductor substrate and an word line on the insulating layer.
2. The method of
3. The method of
5. The method of
6. The method of
8. The method of
10. The method of
11. The method of
|
1. Field of the Invention
The invention relates to a method for fabricating a mask ROM, and more particularly, to a method for fabricating a buried bit line of a mask ROM.
2. Description of the Prior Art
A read-only memory (ROM) is a nonvolatile memory where information is permanently stored through the use of custom masks during fabrication. Mask ROMs with buried bit lines (flat cell) are the most popular types of ROM. Conventionally, the buried bit lines are formed by doping impurities into the substrate through a bit line mask. A high-dosage ion implantation process is used to reduce the buried bit line sheet resistance. When the integration increases, i.e. a smaller device size, the buried bit line width, namely the channel critical dimension (CD) also shrinks. Therefore, when the wafer is subjected to high temperature conditions in subsequent processing steps, the doping impurities within the buried bit lines will diffuse outwardly and towards one another causing punch-through to take place between adjacent buried bit lines.
In order to prevent the punch-through phenomenon between adjacent buried bit lines, a conventional cell punch-through (CPT) ion implantation process through a CPT mask is performed to isolate the adjacent buried bit lines and to prevent the diffusion of impurities from the buried bit lines.
Referring to
The conventional CRT halo ion implantation process 22 is utilized to form the halo regions 24, encompassing the buried bit lines 20 for reducing punch-through phenomenon between the adjacent buried bit lines 20. However, when the mask ROM dimension shrinks, the width of each buried bit line also shrinks and the sheet resistance of the buried bit line increases. In addition, the punch-through voltage between the adjacent buried bit lines becomes unacceptably low. Therefore, the high-dosage and the CPT halo ion implantation process 22 are not suitable for preventing punch-through phenomenon between the adjacent buried bit lines 20.
Another method for forming a lightly doped drain (LDD) by utilizing a polysilicon spacer as a mask is used to fabricate the word lines. Since the polysilicon spacer is difficult to remove, this method is unsuitable for the fabrication of the buried bit lines. As the integration of the IC and the shrinkage of the channel critical dimension continue, a method for fabricating a buried bit line of a mask ROM that can reduce the hot carrier effect is desired.
It is therefore an objective of the claimed invention to provide a method of fabricating buried bit lines of a mask ROM for reducing electric field strength between the adjacent buried bit lines and preventing punch-through phenomenon between the adjacent buried bit lines.
According to the claimed invention, the method for fabricating a buried bit line of a mask ROM includes providing a semiconductor substrate with a photoresist layer and patterning the photoresist layer to form a photoresist pattern. A first ion implantation process is performed to form a first doped region in the semiconductor substrate not covered by the photoresist pattern. Then, an organic layer is coated on the photoresist pattern and the semiconductor substrate, and an etching process is performed to form an organic spacer at two sides of the photoresist pattern. Finally, a second ion implantation process is performed to form a second doped region in the semiconductor substrate not covered by the photoresist pattern and the organic spacer, and the photoresist pattern and the organic spacer are stripped.
It is an advantage of the claimed invention that the organic spacer can be easily removed after forming the buried bit lines so that the channel critical dimension can be effectively reduced.
These and other objectives of the claimed invention will no doubt become obvious to those of ordinary skill in the art after reading the following detailed description of the preferred embodiment that is illustrated in the various figures and drawings.
Please refer to
After forming the LDD region 40, as shown in
Please refer to
Referring to
In comparison with the conventional techniques, the present invention utilizes the region comprised of the LDD regions positioned at two sides of the doped region and the doped region as the buried bit lines of the mask ROM for reducing the buried bit lines electric field strength effectively and for reducing the hot carrier effect. The LDD region increases the punch-through voltage and prevents the punch-through phenomenon between the adjacent buried bit lines. In the present invention, the organic spacer is utilized to shield the LDD region while implanting ions. The photoresist pattern and the organic spacer are easy to strip; facilitating the following word lines process.
Those skilled in the art will readily observe that numerous modifications and alterations of the claimed method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Patent | Priority | Assignee | Title |
7939414, | Mar 26 2007 | Marvell International Ltd. | Ion implantation and process sequence to form smaller base pick-up |
Patent | Priority | Assignee | Title |
6586303, | Dec 05 2001 | United Microelectronics Corp. | Method for fabricating a mask ROM |
20040029347, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 08 2004 | WU, YI-TYNG | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014856 | /0780 | |
Jul 16 2004 | United Microelectronics Corp. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jan 27 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 27 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 10 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 08 2009 | 4 years fee payment window open |
Feb 08 2010 | 6 months grace period start (w surcharge) |
Aug 08 2010 | patent expiry (for year 4) |
Aug 08 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 08 2013 | 8 years fee payment window open |
Feb 08 2014 | 6 months grace period start (w surcharge) |
Aug 08 2014 | patent expiry (for year 8) |
Aug 08 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 08 2017 | 12 years fee payment window open |
Feb 08 2018 | 6 months grace period start (w surcharge) |
Aug 08 2018 | patent expiry (for year 12) |
Aug 08 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |