A discrete inductive-capacitive (LC) filter selects between at least two inductor banks to tune the LC filter. The filter receives an input signal that includes one or more bands of frequencies. A control signal selects a band of frequencies for processing. A first inductor bank is selected to filter a first band of frequencies, and a second inductor bank is selected to filter a second band of frequencies. A switch circuit couples the input signal to either the first inductor bank or the second inductor bank. The switch circuit selects the first inductor bank if the first band of frequencies is selected, and selects the second inductor bank if the second band of frequencies is selected. The switch circuit electrically isolates the switching of the input signal to the first and the second inductor banks, so as to enhance the Q factor of the LC filter. Circuit and techniques are disclosed to reduce parasitic capacitance in a capacitive bank that employs MOS transistors. Furthermore, circuits and techniques are disclosed to tune a coupling factor on an inductive bank based on the frequency of the input signal.
|
1. A capacitive filter bank comprising:
a plurality of discrete capacitors;
at least one transistor for coupling at least two capacitors, a first side of said transistor forming a first node with a first capacitor and a second side of said transistor forming a second node with a second capacitor;
control input for selectively controlling said transistor to electrically couple said capacitors; and
circuit, coupled to said first node and said second node, for reducing parasitic capacitance at said first node and said second node when said transistor electrically couples said capacitors.
9. A tunable discrete inductive-capacitive (“LC”) filter comprising:
an input for receiving an input signal for processing;
inductor bank for filtering said input signal;
capacitive bank for filtering said input signal, said capacitive bank comprising:
a plurality of discrete capacitors;
at least one transistor for coupling at least two capacitors, a first side of said transistor forming a first node with a first capacitor and a second side of said transistor forming a second node with a second capacitor;
control input for selectively controlling said transistor to electrically couple said capacitors; and
circuit, coupled to said first node and said second node, for reducing parasitic capacitance at said first node and said second node when said transistor electrically couples said capacitors.
16. A television tuner comprising:
an input for receiving a television signal for processing;
tunable inductive-capacitive (“LC”) filter comprising:
inductor bank for filtering said television signal;
capacitive bank for filtering said television signal, said capacitive bank comprising:
a plurality of discrete capacitors;
at least one transistor for coupling at least two capacitors, a first side of said transistor forming a first node with a first capacitor and a second side of said transistor forming a second node with a second capacitor;
control input for selectively controlling said transistor to electrically couple said capacitors; and
circuit, coupled to said first node and said second node, for reducing parasitic capacitance at said first node and said second node when said transistor electrically couples said capacitors.
2. The capacitive bank as set forth in
3. The capacitive bank as set forth in
4. The capacitive bank as set forth in
first resistor coupling a third node to said first node;
second resistor coupling said third node to said second node; and
NMOS transistor coupled to receive said control input at a gate of said NMOS transistor, coupled to said third node at a drain of said MOS transistor, and coupled to ground at a source of said NMOS transistor, wherein said NMOS transistor, when enabled, lowers said voltage at said first node and said second node by pulling said first node and said second node, through said first and said second resistors, respectively, to ground.
5. The capacitive bank as set forth in
6. The capacitive bank as set forth in
7. The capacitive bank as set forth in
8. The capacitive bank as set forth in
said capacitors comprise at least three capacitors;
said at least one transistor comprises a second transistor for coupling a second capacitor to a third capacitor, a first side of said second transistor forming a third node with said second capacitor and a second side of said transistor forming a fourth node with said third capacitor;
control input for selectively controlling said second transistor to electrically couple said second and third capacitors; and
circuit, coupled to said third node and said fourth node, for reducing parasitic capacitance at said third node and said fourth node when said second transistor electrically couples said capacitors.
10. The tunable discrete LC filter as set forth in
11. The tunable discrete LC filter as set forth in
12. The tunable discrete LC filter as set forth in
first resistor coupling a third node to said first node;
second resistor coupling said third node to said second node; and
NMOS transistor coupled to receive said control input at a gate of said NMOS transistor, coupled to said third node at a drain of said MOS transistor, and coupled to ground at a source of said NMOS transistor, wherein said NMOS transistor, when enabled, lowers said voltage at said first node and said second node by pulling said first node and said second node, through said first and said second resistors, respectively, to ground.
13. The tunable discrete LC filter as set forth in
14. The tunable discrete LC filter as set forth in
15. The tunable discrete LC filter as set forth in
said capacitors comprise at least three capacitors;
said at least one transistor comprises a second transistor for coupling a second capacitor to a third capacitor, a first side of said second transistor forming a third node with said second capacitor and a second side of said transistor forming a fourth node with said third capacitor;
control input for selectively controlling said second transistor to electrically couple said second and third capacitors; and
circuit, coupled to said third node and said fourth node, for reducing parasitic capacitance at said third node and said fourth node when said second transistor electrically couples said capacitors.
17. The television tuner as set forth in
18. The television tuner as set forth in
19. The television tuner as set forth in
first resistor coupling a third node to said first node;
second resistor coupling said third node to said second node; and
NMOS transistor coupled to receive said control input at a gate of said NMOS transistor, coupled to said third node at a drain of said MOS transistor, and coupled to ground at a source of said NMOS transistor, wherein said NMOS transistor, when enabled, lowers said voltage at said first node and said second node by pulling said first node and said second node, through said first and said second resistors, respectively, to ground.
20. The television tuner as set forth in
|
This application is a continuation application of U.S. patent application entitled “METHOD AND APPARATUS FOR AN IMPROVED DISCRETE LC FILTER”, having Ser. No. 10/622,371 filed on Jul. 18, 2003 now U.S. Pat. No. 6,940,365.
1. Field of the Invention
The present invention is directed toward the field of discrete filters, and more particularly toward capacitor and/or inductor bank filters.
2. Art Background
Inductor and capacitor banks may be configured to implement many different types of discrete filters.
Each MOS switching transistor introduces a resistive component into the filter response. Thus, each capacitor selected in the C bank increases the series resistance. The increase in series resistance, or decrease in parallel resistance, decreases the Q factor, which, in turn, degrades performance of the filter bank.
Accordingly, it is desirable to improve the characteristics and performance of an LC filter by reducing parasitic capacitance and increasing the Q factor.
A discrete inductive-capacitive (LC) filter selects between at least two inductor banks to tune the LC filter for one or more bands of frequencies. The filter receives an input signal for processing. The input signal includes one or more bands of frequencies. A control signal selects a band of frequencies for processing. A first inductor bank, which comprises at least one inductor, is selected to filter a first band of frequencies, and a second inductor bank, which also comprises at least one inductor, is selected to filter a second band of frequencies. A switch circuit couples the input signal to either the first inductor bank or the second inductor bank. The switch circuit selects the first inductor bank if the first band of frequencies is selected, and selects the second inductor bank if the second band of frequencies is selected. The switch circuit electrically isolates the switching of the input signal to the first and the second inductor banks, so as to enhance the Q factor of the LC filter.
The signal path for the first band consists of an inductive bank (i.e., transformer) comprising inductors 206 and 208. The inductive bank (inductors 206 and 208) receives the input signal from radio frequency (“RF”) input 202. Circuit 200 further includes, in the first signal path, capacitor bank 220. Capacitor bank 220 comprises a plurality of capacitors selectively coupled to the first signal path. The selective coupling of capacitors in capacitor bank 220 along with inductors 206 and 208 comprise a first tunable LC filter. The output of capacitor bank 220 is input to an amplifier (e.g., automatic gain controlled) 226.
The RF input 202 is also coupled to the second signal path, through capacitor 204, for the second bank of input frequencies (e.g., Bands II, III). The second signal path for the second band consists of an inductor bank, consisting of inductors 210 and 212, and a capacitor bank 222. Capacitor bank 222 comprises a plurality of capacitors selectively coupled to filter the signal in the second signal path. The capacitors of capacitor bank 220 and inductors 210 and 212 comprise a first tunable LC filter for the second signal path. The output of capacitor bank 220 is input to AGC amplifier 226.
The AGC amplifier 226 selectively couples either the first signal path or the second signal path to the output of amplifier 226. For example, in the television tuner embodiment, AGC amplifier 226 selects the first signal path if the television tuner is set to tune a channel in Band I. Alternatively, AGC amplifier 226 selects the second signal path if the television tuner is set to tune a channel in Bands II, III. One embodiment for AGC amplifier 226 is described more fully below in conjunction with a discussion of
For the first signal path, the output of AGC amplifier 226 is coupled to capacitor bank 228. The output of capacitor bank 228 is input to an inductor bank. In turn, the output of the inductor bank is input to capacitor bank 240. For this embodiment, the inductor bank comprises inductors 234 and 236, and tunable capacitors 230 and 232. The capacitors of capacitor banks 228 and 240, similar to capacitor bank 220, are selected to tune the LC filter. The output of the first signal path is input to buffer 254.
For the second signal path, the output of AGC amplifier 226 is coupled to capacitor bank 242. Similar to the first signal path, the output of capacitor bank 242 is input to an inductor bank (i.e., inductors 248, 250 and tunable capacitors 230 and 246). The output of the inductor bank is input to capacitor bank 252. The capacitors of capacitor banks 228 and 240 are selected to tune or program the LC filter. The output of the second signal path is also input to amplifier 254.
The inductors, for the embodiment of
The LC filter architecture of
The control signal, Band′, controls the switching of switch 304, for the first signal path, and controls the switching of switches 338 and 340 in the second signal path. The control signal, Band′, has a value opposite from the control signal Band. The control signal Band′ controls, for the first signal path, the switching of switch 302, and controls the switching of switches 322 and 324 in the second signal path. In one embodiment, the switches (302, 304, 322, 324, 338 and 340) comprise metal oxide semiconductor (MOS) transistors. In operation, to select the first signal path (e.g., Band I), Band is set to a low logic level and Band′ is set to a high logic level. Under these control signals, switch 302 is turned on, and switches 338 and 340 are turned off. The activation of switch 302 biases the output transistors (328 and 332) to conduct. As a result, the input signal is conducted through transistors 328 and 332. Also, a low logic level signal on Band turns off switch 304, and a high logic level on Band′ turns on switches 322 and 324. When closed, switches 322 and 324 pull the base of transistors 318 and 320 to ground, and the input signal to the second signal path is not passed to the output of the input transistor stage (300).
Conversely, when Band is set to a high logic level and Band′ is set to a low logic level, switch 302 is opened and switches 338 and 340 are closed. Under these control signals, the voltage level at the bases of transistors 332 and 328 are pulled to ground, thus turning off transistors 328 and 332. As a result, the input signal from the first signal path is not passed to the output of the input transistor stage (300). Also, a high logic level on Band and a low logic level on Band′, closes switch 304 and opens switches 322 and 324. The activation of switch 304 biases the output transistors, 318 and 320, through pull-up of resistors 308 and 306, to conduct. As a result, the input signal to the second signal path is passed to the output of the input transistor stage (300). Each of the output lines of this transistor stage includes a current buffer, illustrated on
Alternatively, to select the second signal path (Bands II, III), the Band control signal is set to a high logic level, and the Band′ control signal is set to a low logic level. A high logic level Band′ control signal turns on transistor 404 to place a high logic level at the base of transistors 410 and 412. As a result, transistors 412 and 418 drive the output for the second signal path (Band II, III). Also, a low logic level on Band′ closes switch 408, pulling the base of transistors 410 and 420 to ground and turning the transistors off (i.e., the input does not pass to the first signal path (Band I) to the output).
In operation, to connect capacitors 508 and 512, CT is set to a high logic level. A high logic level on CT turns on transistor 510 to couple capacitors 508 and 512. Also, a high logic level on CT turns transistor 540 on and transistor 550 off. Therefore, transistor 540 lowers the voltage at nodes 560 and 570 by pulling the voltage toward ground through resistors 514 and 530, respectively. In this state (i.e., transistor 510 is turned on), the voltage at nodes 560 and 570 properly bias the transistor. To de-couple capacitors 508 and 512, the CT signal is set to a low logic level. As a result, transistors 540 and 510 are turned off, and transistor 550 is turned on. The activated transistor 550 increases the voltage at nodes 560 and 570 based on resistors 514 and 530 and the bias voltage at transistor 550. Also, a low logic level on CT grounds the voltage at the gate of transistor 510. The increased gate to source voltage of transistor 510, a result of the voltage at the source (i.e., node 570) and the voltage at the gate, reduces the gate-source junction capacitance of transistor 510. Similarly, the increased gate to drain voltage of transistor 510, a result of the voltage at the drain (i.e., node 560) and the voltage at the gate, reduces the drain-source junction capacitance of transistor 510. Thus, the circuit minimizes parasitic capacitance generated from the drain to gate and gate to source junctions on the MOS transistors.
In one embodiment, the filter characteristics of an inductive bank are improved. Specifically, the bandpass characteristic of an inductor bank is improved by tuning capacitance across inductors based on desired characteristics of the filter (e.g., capacitance is selected to adjust a filter based on tuning frequency of a receiver).
In general, the coupling factor for the inductor bank (e.g., transformer) is controlled by introducing capacitance across the inductors (e.g., variable capacitor 660 in circuit 630 of
BW—Bandwidth
kc—Capacitive coupling
kl—Inductive coupling
M—Mutual inductance
The center frequency, fc, may be defined in accordance with the expression:
fc=√{square root over (fc1*fc2)}.
The relationship between the frequencies fc1 and fc2 is based on the bandwidth of the response such that:
fc1=BW+fc2.
The capacitive coupling factor may be expressed as:
kc=Ck/C,
and the inductive coupling factor may be expressed as:
kl=M/L
wherein, “C” and “L” are the capacitances and inductances shown in
k=kc+kl.
The total coupling factor may be expressed as a function of the fc1 and fc2 frequencies:
Accordingly, the center frequency range (i.e., fc1 to fc2) of the bandpass response of the LC filter is tunable based, in part, on the value of the capacitive coupling factor.
Although the present invention has been described in terms of specific exemplary embodiments, it will be appreciated that various modifications and alterations might be made by those skilled in the art without departing from the spirit and scope of the invention.
Kamata, Takatsugu, Okui, Kazunori
Patent | Priority | Assignee | Title |
7957166, | Oct 30 2007 | Johnson Controls Tyco IP Holdings LLP | Variable speed drive |
Patent | Priority | Assignee | Title |
1735742, | |||
2140770, | |||
2325174, | |||
2464557, | |||
2496177, | |||
2549789, | |||
2796524, | |||
2801341, | |||
3252096, | |||
3400345, | |||
3488595, | |||
3509500, | |||
3544903, | |||
3686575, | |||
3794941, | |||
3931578, | Dec 26 1973 | RCA LICENSING CORPORATION, A DE CORP | Multiple frequency band receiver tuner system using single, non-bandswitched local oscillator |
4112378, | Dec 25 1976 | Murata Manufacturing Co., Ltd. | Television tuner circuit for selection of VHF and UHF/VHF converted television signals |
4118679, | May 23 1977 | General Instrument Corporation | VHF, UHF and superband tuner with automatic switching |
4138654, | Sep 12 1977 | Harris Corporation | Digitally tuned circuit including switching of bank capacitors between plural tuned circuits |
4207549, | Jul 07 1977 | Murata Manufacturing Co. | VHF Television tuner circuit with supression of undesired signals |
4296391, | Oct 28 1977 | Hitachi, Ltd. | Surface-acoustic-wave filter for channel selection system of television receiver |
4379271, | Aug 25 1980 | RCA LICENSING CORPORATION, TWO INDEPENDENCE WAY, PRINCETON, NJ 08540, A CORP OF DE | Input selection arrangement for applying different local oscillator signals to a prescaler of a phase-lock loop tuning system |
4456895, | May 25 1982 | Rockwell International Corporation | Band selectable tunable bandpass filter |
4514763, | Oct 29 1982 | RCA LICENSING CORPORATION, TWO INDEPENDENCE WAY, PRINCETON, NJ 08540, A CORP OF DE | Sound signal and impulse noise detector for television receivers |
4555809, | Oct 26 1983 | RCA LICENSING CORPORATION, TWO INDEPENDENCE WAY, PRINCETON, NJ 08540, A CORP OF DE | R.F. Diplexing and multiplexing means |
4598423, | Feb 28 1985 | RCA LICENSING CORPORATION, TWO INDEPENDENCE WAY, PRINCETON, NJ 08540, A CORP OF DE | Tuning circuit for a multiband tuner |
4785253, | Apr 30 1986 | U S PHILIPS CORPORATION, A CORP OF DE | Integrated electric filter with adjustable RC parameters |
4789897, | Mar 14 1987 | Deutsche ITT Industries GmbH | Frequency converting apparatus for converting an RF television signal to a video signal employing low IF techniques |
4812851, | Oct 31 1985 | CMC ELECTRONICS, INC | Radio receiver with automatic interference cancellation |
4818903, | Jul 18 1986 | Kabushiki Kaisha Toshiba | Time constant automatic adjustment circuit for a filter circuit |
4882614, | Jul 07 1987 | Matsushita Electric Industrial Co., Ltd. | Multiplex signal processing apparatus |
4970479, | Nov 27 1989 | Rockwell International Corporation | Multicoupler including frequency shift filters |
4985769, | Mar 23 1988 | Matsushita Electric Industrial Co., Ltd. | Multiplex TV signal processing apparatus |
4988902, | May 24 1989 | Intersil Corporation | Semiconductor transmission gate with capacitance compensation |
5077542, | Dec 11 1989 | L'Etat Francais (CNET); Telediffusion de France S. A.; ETAT FRANCAIS CNET ; TELEDIFFUSION DE FRANCE S A | Transmission system with suppressed carrier signal amplitude modulation preserving the polarity of the transmitted signal, and corresponding transmitter and receiver |
5122868, | Oct 18 1990 | General Electric Company | Side panel signal processor for a widescreen television system |
5146337, | Aug 06 1990 | Thomson Consumer Electronics, Inc | Using a first IF of 43.5 MHZ or less in an FM radio in a television tuner |
5146338, | Aug 06 1990 | THOMSON CONSUMER ELECTRONICS, INC , A CORP OF DE | Fixed RF AGC of a television tuner for FM reception in a television receiver |
5148280, | Aug 06 1990 | Thomson Consumer Electronics, Inc | Stereo FM radio in a television receiver |
5155580, | Jan 07 1991 | General Electric Company; GENERAL ELECTRIC COMPANY, A CORP OF NY | Side panel signal processor for a widescreen television system |
5187445, | Oct 28 1991 | Freescale Semiconductor, Inc | Tuning circuit for continuous-time filters and method therefor |
5287180, | Feb 04 1991 | General Electric Company | Modulator/demodulater for compatible high definition television system |
5386239, | May 03 1993 | Thomson Consumer Electronics, Inc. | Multiple QAM digital television signal decoder |
5491715, | Jun 28 1993 | Texas Instruments Incorporated | Automatic antenna tuning method and circuit |
5519265, | May 24 1993 | Allegro MicroSystems, LLC | Adaptive RC product control in an analog-signal-manipulating circuit |
5525940, | Dec 30 1992 | Intellectual Ventures I LLC | Device and method for tuning a combiner filter |
5663773, | Dec 16 1994 | ANT Nachrichtentechnik GmbH | Demodulator for a complex-value vestigial sideband signal |
5737035, | Apr 21 1995 | CSR TECHNOLOGY INC | Highly integrated television tuner on a single microcircuit |
5898900, | Jun 06 1995 | Thomson Consumer Electronics, Inc. | Saw filter for a tuner of a digital satellite receiver |
5905398, | Apr 08 1997 | Burr-Brown Corporation | Capacitor array having user-adjustable, manufacturer-trimmable capacitance and method |
5914633, | Aug 08 1997 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Method and apparatus for tuning a continuous time filter |
6016170, | Sep 25 1995 | ALPS Electric Co., Ltd. | Double conversion television tuner |
6094236, | Apr 26 1996 | Kabushiki Kaisha Toshiba | Tuner circuit |
6169569, | May 22 1998 | CSR TECHNOLOGY INC | Cable modem tuner |
6177964, | Aug 01 1997 | CSR TECHNOLOGY INC | Broadband integrated television tuner |
6219376, | Feb 21 1998 | TOPCON POSITION SYSTEMS, INC ; Topcon GPS LLC | Apparatuses and methods of suppressing a narrow-band interference with a compensator and adjustment loops |
6226509, | Sep 15 1998 | RPX CLEARINGHOUSE LLC | Image reject mixer, circuit, and method for image rejection |
6256495, | Sep 17 1997 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Multiport, multiband semiconductor switching and transmission circuit |
6275113, | May 21 1999 | ALPS Electric Co., Ltd. | High frequency tuning amplifier for buffer |
6307443, | Sep 24 1999 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Bandpass filters with automatic tuning adjustment |
6324233, | Jul 25 1997 | HANGER SOLUTIONS, LLC | Reception of modulated carriers having asymmetrical sidebands |
6351293, | May 18 1998 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Decision directed phase detector |
6377315, | Nov 12 1998 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | System and method for providing a low power receiver design |
6424206, | Jun 23 2000 | Renesas Electronics Corporation | Input circuit and output circuit |
6424209, | Feb 18 2000 | Lattice Semiconductor Corporation | Integrated programmable continuous time filter with programmable capacitor arrays |
6535075, | Dec 16 1999 | International Business Machines Corporation | Tunable on-chip capacity |
6535722, | Jul 09 1998 | MEDIATEK, INC | Television tuner employing micro-electro-mechanically-switched tuning matrix |
6538521, | Jun 13 2000 | ALPS Electric Co., Ltd. | Voltage controlled oscillator |
6593828, | May 22 2000 | CONEXANT, INC | System and method for filter tuning |
6597748, | Jun 01 1999 | Intel Corporation | Method and apparatus for receiving a signal |
6628728, | Apr 28 1999 | BENHOV GMBH, LLC | Nyquist filter and method |
6631256, | Sep 13 1996 | University of Washington | Simplified high frequency tuner and tuning method |
6636085, | Apr 20 2001 | Renesas Electronics Corporation | Phase shifter with an RC polyphase filter |
6657678, | Feb 14 1994 | Hitachi Maxell, Ltd | Digital broadcasting receiver |
6667649, | May 15 2002 | MEDIATEK INC | Method and system for utilizing a high-performance mixer as a complete receiver |
6725463, | Aug 01 1997 | CSR TECHNOLOGY INC | Dual mode tuner for co-existing digital and analog television signals |
6750734, | May 29 2002 | Flint Hills Resources, LP | Methods and apparatus for tuning an LC filter |
6778022, | May 17 2001 | Qorvo US, Inc | VCO with high-Q switching capacitor bank |
6778594, | Jun 12 2000 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Receiver architecture employing low intermediate frequency and complex filtering |
6831530, | Mar 29 2002 | NKG Spark Plug Co., Ltd. | Monolithic LC filter with enhanced magnetic coupling between resonator inductors |
6882245, | Jun 05 2002 | RFSTREAM CORPORATION, A JAPANESE CORPORATION | Frequency discrete LC filter bank |
6940358, | Feb 08 2001 | National Semiconductor Corporation | Method and apparatus for tuning RF integrated LC filters |
6940365, | Jul 18 2003 | RfStream Corporation | Methods and apparatus for an improved discrete LC filter |
20030050861, | |||
20030053562, | |||
20030097601, | |||
20030186671, | |||
20030197810, | |||
EP392449, | |||
EP676880, | |||
EP707379, | |||
WO106637, | |||
WO128310, | |||
WO9522839, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Feb 20 2004 | KAMATA, TAKATSUGU | UKOM, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017994 | /0969 | |
Feb 20 2004 | OKUI, KAZUNORI | UKOM, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017994 | /0969 | |
Mar 26 2004 | UKOM, INC | RFSTREAM CORPORATION, A JAPANESE CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018327 | /0269 | |
Aug 02 2005 | RfStream Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 15 2010 | REM: Maintenance Fee Reminder Mailed. |
Jul 09 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 09 2010 | M1554: Surcharge for Late Payment, Large Entity. |
Mar 21 2014 | REM: Maintenance Fee Reminder Mailed. |
Aug 08 2014 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 08 2009 | 4 years fee payment window open |
Feb 08 2010 | 6 months grace period start (w surcharge) |
Aug 08 2010 | patent expiry (for year 4) |
Aug 08 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 08 2013 | 8 years fee payment window open |
Feb 08 2014 | 6 months grace period start (w surcharge) |
Aug 08 2014 | patent expiry (for year 8) |
Aug 08 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 08 2017 | 12 years fee payment window open |
Feb 08 2018 | 6 months grace period start (w surcharge) |
Aug 08 2018 | patent expiry (for year 12) |
Aug 08 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |