An embedded redistribution interposer is disclosed for providing footprint compatible chip package migration in which a die designed to be mounted into chip package is originally implemented using a first type of silicon platform and is subsequently redesigned for a second type of silicon platform, resulting in a redesigned die being a different size than the original die and no longer compatible for mounting in the chip package. According to the present invention, the embedded redistribution interposer includes a substrate having a plurality of bond pads on a top side thereof, wherein the redesigned die is mounted to the top of the interposer substrate, and the bottom of the interposer substrate is mounted to the substrate of the chip package. The redesigned die is connected to the redistribution interposer via a first set of electrical connections coupled between the die and the interposer bond pads. The redistribution interposer is then connected to the package via a second set of electrical connections coupled between the interposer bond pads and a package substrate, wherein signals from the die are redistributed in a manner that increases die fan-out without violating assembly rules, thereby eliminating the need to redesign the chip package to accommodate the redesigned die, resulting in a footprint compatible package.
|
11. A chip package, comprising:
a chip package substrate comprising bond pads and a pin-out connecting the chip package substrate to a board, wherein the chip package substrate is footprint compatible with a first type of silicon platform;
a redesigned die that was originally designed for the first type of silicon platform for mounting in the chip package substrate and was subsequently migrated to a second silicon platform, resulting in a smaller form factor;
a redistribution interposer embedded between the chip package substrate and the redesigned die, the redistribution interposer comprising:
a plurality of interposer bond pads;
a first plurality of wire bonds coupled between the redesigned die and the plurality of interposer bond pads;
a second plurality of wire bonds coupled between the interposer bond pads and the bond pads on the chip package substrate, thereby redistributing signals from the redesigned die and increasing radial fan-out, thereby maintaining footprint compatibility with the chip package substrate and eliminating need to redesign the chip package or the board to accommodate the designed die.
19. A method for providing die migration from a first type of silicon platform to a second type of silicon platform while maintaining chip package footprint compatibility, comprising:
(a) redesigning a die originally designed for mounting in a chip package substrate with footprint compatibility with the type of silicon platform from the first type silicon platform to the second type of silicon platform, resulting in a redesigned die having a smaller form factor than the original die, wherein the chip package substrate comprises a substrate having a plurality of bond pads thereon;
(b) embedding a redistribution interposer between the chip package substrate and the redesigned die;
(c) providing the redistribution interposer with a plurality of bond pads;
(d) coupling a first plurality of wire bonds between the redesigned die and the interposer bond pads; and
(e) coupling a second plurality of wire bonds between the interposer bond pads and the bond pads on the chip package substrate, thereby redistributing signals from the redesigned die and increasing radial fan-out, thereby maintaining footprint compatibility with the chip package substrate and eliminating need to redesign the chip package to accommodate the redesigned die.
1. An embedded redistribution interposer for providing footprint compatible chip package migration in which a die designed for mounting into a chip package with footprint compatibility with a first type of silicon platform is originally implemented using the first type of silicon platform and is subsequently redesigned for a second type of silicon platform, resulting in a redesigned die being a different size than the original die and no longer compatible for mounting in the chip package, the embedded redistribution interposer comprising:
an interposer substrate having top and bottom sides, wherein the redesigned die for the second type of silicon platform is mounted on the top side of the interposer substrate, and the bottom side of the interposer substrate is mounted to a substrate of the chip package with footprint compatibility with the first type of silicon platform;
a plurality of bond pads;
a first set of electrical connections coupled between the redesigned die and the plurality of bond pads to connect the redesigned die to the redistribution interposer; and
a second set of electrical connections coupled between the plurality of bond pads and the chin package substrate to connect the redistribution interposer to the chip package, wherein signals from the redesigned die are redistributed from the redesigned die such that die fan-out is increased without violating assembly rules, thereby eliminating the need to redesign the chip package to accommodate the redesigned die.
2. The redistribution interposer of
3. The redistribution interposer of
4. The redistribution interposer of
5. The redistribution interposer of
6. The redistribution interposer of
7. The redistribution interposer of
8. The redistribution interposer of
9. The redistribution interposer of
10. The redistribution interposer of
12. The chip package of
13. The chip package of
14. The chip package of
15. The chip package of
16. The chip package of
17. The chip package of
18. The chip package of
|
The present invention relates to integrated circuit chip migration, and more particularly to an embedded redistribution interposer for providing footprint compatible chip package conversion.
A chip package is a housing used to encapsulate an integrated circuit die for plugging into (socket mount) or soldering onto (surface mount) a printed circuit board. Most chip packages are constructed with the die mounted on a package substrate with signals from the die connected to conductive lines or traces on the surface of the package. The die or chips within the package may be wire bond or flip-chip interconnected to the die.
The current trend with both types of package technologies is towards the production of custom chip designs in which a customer contracts with a chip manufacture to produce a custom chip package. There are a number of different types of silicon platforms in existence from which to fabricate the chips. Examples of different types of silicon platforms include FPGA (Field Programmable Grid Array), platform or structured ASICs, and cell-based ASICs. As different silicon platforms become more prevalent, customers are looking for ways to migrate chip designs between platforms in which one type of platform is used for prototyping or limited production, and a lower-cost platform is used to implement high-volume production.
For example, a chip design may be first implemented as an FPGA, which is typically large and expensive, in situations where the design is unproven or demand for the chip is unknown. Once a determination is made to mass-produce the design, the customer may migrate the FPGA design to an ASIC platform, which is an overall lower-cost solution in high-volume environments. Besides converting an existing FPGA design to ASIC, customers may also convert a platform/structured ASIC design to a full cell-based ASIC, for instance.
Rapidchip is another type of silicon platform where a reference chip design serves as a starting point for the design of custom chips. A design produced as a rapidchip may be used as a development vehicle in situations where it is critical to prove a product design or that a market exists for that product. If the market is successful, then the design will be converted to ASIC to lower overall product cost.
When a chip design is redesigned from one silicon platform to another, e.g., from FPGA or platform ASIC to a full cell-based ASIC, the area of the die is dramatically reduced. The result of this die size reduction makes it challenging to interconnect the redesigned die to the package that was designed for the original die. A package has a pin-out comprising pins, leads or balls at fixed locations corresponding to signal I/Os and power and ground. When a chip is redesigned from one silicon platform to another, the locations of those pins have to be the same on a converted package to maintain footprint compatibility. Footprint compatibility enables the customer to use the cost reduced chip design in the existing PCB board. However, assembly rules place limitations on design parameters such as, wire length, wire angle, loop height, wire pitch, bond finger pitch, and radial fan-out. With relatively large die, assembly rules are easier to meet. When a chip is redesigned and made smaller, however, I/O density and routing congestion increases, reducing the possibility of assembly rule compliance. If any of the pin locations of the package need to be altered to accommodate the redesigned die, then footprint compatibility is lost.
Losing footprint compatibility with the original chip package in this manner is disadvantageous because the PCB board to which the original chip package was to attach must also be redesigned to accommodate the new package footprint. Such redesigns may add months of engineering time to a project and significantly impact both costs and the time to market.
One solution to avoid having to redesign the PCB board is a daughter card approach in which a daughter card is inserted between the redesigned package and the PCB board to act as a bridge between the old and new connections. This solution is inadequate because it still requires a redesign of the original chip package, and is not cost-effective for high-volume design. In addition, added parasitics to the package may impair the electrical performance of the redesigned die, thus preventing the die from meeting performance capabilities.
Accordingly, what is needed is a method and apparatus that provides an easy migration path from low volume silicon platforms, such as FPGA and platform ASICs, to lower cost silicon platforms, such as cell-based ASICs, while maintaining footprint compatibility with the existing chip package.
The present invention provides an embedded redistribution interposer for providing footprint compatible chip package migration in which a die designed to be mounted into chip package is originally implemented using a first type of silicon platform and is subsequently redesigned for a second type of silicon platform, resulting in a redesigned die being a different size than the original die and no longer compatible for mounting in the chip package. According to the present invention, the embedded redistribution interposer includes a substrate having a plurality of bond pads on a top side thereof, wherein the redesigned die is mounted to the top of the interposer substrate, and the bottom of the interposer substrate is mounted to the substrate of the chip package. The redesigned die is connected to the redistribution interposer via a first set of electrical connections coupled between the die and the interposer bond pads. The redistribution interposer is then connected to the package via a second set of electrical connections coupled between the interposer bond pads and a package substrate, wherein signals from the die are redistributed in a manner that increases die fan-out without violating assembly rules, thereby eliminating the need to redesign the chip package to accommodate the redesigned die.
According to the method and system disclosed herein, the present invention provides an easy migration path from low volume silicon platforms, such as FPGA and platform ASICs, to lower cost silicon platforms, such as cell-based ASICs, while maintaining footprint compatibility with the existing package, thereby enabling the use of existing PCB layouts without the need for re-design and potential market window loss.
The present invention relates to a redistribution interposer card. The following description is presented to enable one of ordinary skill in the art to make and use the invention and is provided in the context of a patent application and its requirements. Various modifications to the preferred embodiments and the generic principles and features described herein will be readily apparent to those skilled in the art. Thus, the present invention is not intended to be limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features described herein.
The present invention enables chip migration to occur in a manner that maintains footprint compatibility for the chip package. Chip migration occurs when a die is originally implemented using a first type of silicon platform and is subsequently redesigned using a second type of silicon platform (e.g., FPGA to platform ASIC or Platform ASIC to full cell-based ASIC). The redesigned die is typically smaller in than the original die, and usually less expensive and more reliable, but results in higher substrate routing congestion, complexities in wire bond interconnect and may no longer be compatible for mounting in the original chip package.
The present invention provides an embedded interposer card that acts as a redistribution layer between redesigned die and the substrate of the original chip package to eliminate assembly and substrate related design constraints. One set of electrical connections connect the die to the interposer, and a second set of electrical connections connect the interposer to the chip package. Accordingly, the embedded redistribution interposer of the present invention enables the die to interconnect to the main package substrate via the interposer, resulting in footprint compatibility with the original package design. Thus, use of the redistribution interposer within the chip package not only eliminates the need to redesign the chip package, but also the PCB board to which the chip package is designed to attach.
As shown in
In an alternative embodiment, rather than having pairs of inner bond pads 66a and corresponding outer bond pads 66b connected by jumpers 68, the redistribution interposer 56 may be implemented where each pair of bond pads 66a and 66b is formed as one long single bond pad 66. In this embodiment, wire bonds 70 connect signals from the die bond pads 60 to the interposer bond pads 66, and wire bonds 72 connect signals from the interposer bond pads 66 to the package bond pads 62.
Referring now to
Placing power and ground on the interposer 80 according to the present invention provides several advantages. For example, in a typical package, there are many wire bond connections between the die and power and ground on the package substrate 90. Moving some of those power and ground connections from the substrate 90 to the intermediate layer of the interposer 80 in accordance with the present invention reduces wire congestion, thus reducing inductive coupling due to short wire lengths from the die to the interposer.
An additional benefit of the present invention is that it reduces the cost of the package. The original package may have had densely packed bond pads 62, which is expensive to produce. With the present invention, some of the package bond pads 62 may be relocated to the interposer. Therefore, the remaining bond pads 62 on the package substrate may be spread out, thereby reducing cost.
A redistribution interposer has been disclosed that is embedded between the redesigned die and the package substrate that was designed for the original die. Pads from the die and pads on the interposer are connected via standard wire bond assembly. Secondary wire bonding connects signals from the interposer to the package substrate. According to the present invention, the embedded interposer acts as a redistribution layer for signals from the die to the package substrate, which reduces congestion, increases radial fan-out, and enables footprint compatible package design.
Because the embedded redistribution interposer uses standard packaging materials and standard assembly processes, the overall cost of the converted product is reduced, and the customer is provided with a footprint compatible low-cost ASIC solution that is compatible with their existing PCB board. Thus, present invention provides a low cost, time-to-market solution.
Although the present invention has been described in terms of a preferred embodiment of the wire bond package, those with ordinary skill in the art will readily recognize that the embedded redistribution interposer can be used with flip-chip packaging as well, wherein instead of wire bond interconnects between the die/interposer/substrate, solder bump interconnects are used.
The present invention has been described in accordance with the embodiments shown, and one of ordinary skill in the art will readily recognize that there could be variations to the embodiments, and any variations would be within the spirit and scope of the present invention. Accordingly, many modifications may be made by one of ordinary skill in the art without departing from the spirit and scope of the appended claims.
Vasishta, Ronnie, Mihelcic, Stan
Patent | Priority | Assignee | Title |
10643016, | Dec 19 2017 | Cadence Design Systems, Inc.; Cadence Design Systems, INC | System, method and computer program product for design rule awareness associated with die and package electronic circuit co-design |
7327043, | Aug 17 2005 | Invensas Corporation | Two layer substrate ball grid array design |
7363608, | Dec 09 2004 | Bell Semiconductor, LLC | Accelerating PCB development and debug in advance of platform ASIC prototype samples |
7508261, | Jan 19 2005 | Micro-Mobio, Inc. | Systems of miniaturized compatible radio frequency wireless devices |
7919715, | Jan 08 2008 | Powertech Technology Inc. | Circuit board ready to slot |
7928555, | Sep 20 2006 | Samsung Electronics Co., Ltd. | Stack semiconductor package including an interposer chip having an imposed diode or capacitor |
8044518, | Jan 23 2004 | LAPIS SEMICONDUCTOR CO , LTD | Junction member comprising junction pads arranged in matrix and multichip package using same |
8723302, | Dec 11 2008 | STATS CHIPPAC PTE LTE ; STATS CHIPPAC PTE LTD | Integrated circuit package system with input/output expansion |
8993354, | Sep 14 2012 | Kabushiki Kaisha Toshiba | Evaluation pattern, method for manufacturing semiconductor device, and semiconductor wafer |
9093396, | Oct 31 2011 | Silicon interposer systems | |
9966364, | Aug 04 2016 | Samsung Electronics Co., Ltd. | Semiconductor package and method for fabricating the same |
Patent | Priority | Assignee | Title |
6455936, | May 14 2001 | The Boeing Company | Integrated circuit assembly having interposer with a compliant layer |
6476500, | Jul 25 2000 | NEC Electronics Corporation | Semiconductor device |
6734553, | May 25 2001 | Renesas Electronics Corporation | Semiconductor device |
6756664, | Nov 22 2002 | VIA Technologies, Inc. | Noise eliminating system on chip and method of making same |
6847105, | Sep 21 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Bumping technology in stacked die configurations |
6861761, | Dec 31 2002 | Advanced Semiconductor Engineering Inc. | Multi-chip stack flip-chip package |
6889429, | Mar 26 2001 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Method of making a lead-free integrated circuit package |
20030089868, | |||
20030153122, | |||
20030230796, | |||
20030232462, | |||
20040033673, | |||
20040124539, | |||
20040150084, | |||
JP521495, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 18 2003 | MIHELCIC, STAN | LSI Logic Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014842 | /0983 | |
Dec 18 2003 | VASISHTA, RONNIE | LSI Logic Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014842 | /0983 | |
Dec 22 2003 | LSI Logic Corporation | (assignment on the face of the patent) | / | |||
Apr 06 2007 | LSI Logic Corporation | LSI Corporation | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 033102 | /0270 | |
May 06 2014 | Agere Systems LLC | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 032856 | /0031 | |
May 06 2014 | LSI Corporation | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 032856 | /0031 | |
Aug 14 2014 | LSI Corporation | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 035390 | /0388 | |
Feb 01 2016 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | LSI Corporation | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS RELEASES RF 032856-0031 | 037684 | /0039 | |
Feb 01 2016 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Agere Systems LLC | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS RELEASES RF 032856-0031 | 037684 | /0039 | |
Feb 01 2016 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | BANK OF AMERICA, N A , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 037808 | /0001 | |
Jan 19 2017 | BANK OF AMERICA, N A , AS COLLATERAL AGENT | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS | 041710 | /0001 | |
Dec 08 2017 | Broadcom Corporation | Bell Semiconductor, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 044886 | /0766 | |
Dec 08 2017 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Bell Semiconductor, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 044886 | /0766 | |
Jan 24 2018 | HILCO PATENT ACQUISITION 56, LLC | CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 045216 | /0020 | |
Jan 24 2018 | Bell Semiconductor, LLC | CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 045216 | /0020 | |
Jan 24 2018 | Bell Northern Research, LLC | CORTLAND CAPITAL MARKET SERVICES LLC, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 045216 | /0020 | |
Apr 01 2022 | CORTLAND CAPITAL MARKET SERVICES LLC | HILCO PATENT ACQUISITION 56, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 059723 | /0382 | |
Apr 01 2022 | CORTLAND CAPITAL MARKET SERVICES LLC | Bell Semiconductor, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 059723 | /0382 | |
Apr 01 2022 | CORTLAND CAPITAL MARKET SERVICES LLC | Bell Northern Research, LLC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 059723 | /0382 |
Date | Maintenance Fee Events |
Apr 02 2008 | ASPN: Payor Number Assigned. |
Feb 19 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 29 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Feb 27 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 29 2009 | 4 years fee payment window open |
Mar 01 2010 | 6 months grace period start (w surcharge) |
Aug 29 2010 | patent expiry (for year 4) |
Aug 29 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 29 2013 | 8 years fee payment window open |
Mar 01 2014 | 6 months grace period start (w surcharge) |
Aug 29 2014 | patent expiry (for year 8) |
Aug 29 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 29 2017 | 12 years fee payment window open |
Mar 01 2018 | 6 months grace period start (w surcharge) |
Aug 29 2018 | patent expiry (for year 12) |
Aug 29 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |