An apparatus for facilitating single die backside probing of semiconductor devices includes a chip holder configured for receiving a single integrated circuit die attached thereto, the chip holder maintained in flexible engagement in an X-Y orientation with respect to a lift plate. A lift ring is coupled to the lift plate, the lift ring configured to facilitate adjustment of the lift plate and the chip holder in a Z-direction.
|
1. An apparatus for facilitating single die backside probing of semiconductor devices, comprising:
a chip holder configured for receiving a single integrated circuit die attached thereto;
said chip holder maintained in flexible engagement in an X-Y orientation with respect to a lift plate; and
a lift ring coupled to said lift plate, said lift ring configured to facilitate adjustment of said lift plate and said chip holder in a Z-direction.
6. A system for facilitating single die backside probing of semiconductor devices, comprising:
a probing station; and
a chip holder apparatus configured for mounting in said probing station, said chip holder apparatus further comprising a chip holder configured for receiving a single integrated circuit die attached thereto;
said chip holder maintained in flexible engagement in an X-Y orientation with respect to a lift plate; and
a lift ring coupled to said lift plate, said lift ring configured to facilitate adjustment of said lift plate and said chip holder in a Z-direction.
13. A method for implementing single die backside probing of semiconductor devices, the method comprising:
attaching a single integrated circuit die to a chip holder portion of a chip holding apparatus;
mounting said chip holding apparatus to a probing station in a first orientation;
aligning probe needles of a probe card to corresponding surfaces on said die, said probe card maintained in flexible engagement with said chip holding apparatus;
engaging a Z-axis height adjustment feature of said chip holding apparatus so as to bring said probe needles into contact with said corresponding surfaces on said die; and
removing and remounting said chip holding apparatus to said probing station in a second orientation flipped with respect to said first orientation, wherein said second orientation facilitates connection of test circuitry to said probe card.
2. The apparatus of
3. The apparatus of
4. The apparatus of
5. The apparatus of
7. The system of
8. The system of
an alignment plate mounted on a chuck, said alignment plate having alignment pins configured to engage corresponding holes in said chip holder, as said chip holding apparatus is mounted in said probing station in a first orientation for aligning said probe needles of said probe card with said corresponding surfaces on said die.
9. The system of
10. The system of
11. The system of
12. The system of
14. The method of
mounting an alignment plate on a chuck included within said probing station; and
engaging alignment pins of said alignment plate with corresponding holes in said chip holder portion of said chip holding apparatus.
15. The method of
16. The method of
prior to said aligning probe needles of said probe card to corresponding surfaces on said die, engaging said Z-axis height adjustment feature of said chip holding apparatus so as to provide a clearance between said probe needles and said die.
17. The method of
a lift plate, wherein said chip holder portion is maintained in flexible engagement in an X-Y orientation with respect to said lift plate; and
a lift ring coupled to said lift plate, said lift ring configured to facilitate adjustment of said lift plate and said chip holder portion in a Z-direction.
18. The method of
19. The method of
20. The method of
|
The present invention relates generally to semiconductor device manufacturing, and, more particularly, to an apparatus and method for single die backside probing of semiconductor devices.
In the manufacture of semiconductor devices, the ability to obtain waveform measurements from internal nodes has been found to be an indispensable aspect of carrying out failure analysis and characterization. Often, active areas of the semiconductor devices are obscured by I/O (input/output) circuits, interconnect wiring, packaging, or limitations of the probing apparatus. During the integrated circuit development phase, early engineering hardware is typically characterized by subjecting the device to various test conditions such as speed, temperature, and other parameters. Measuring and diagnosing the performance of these devices is implemented by acquiring waveforms from key circuit nodes within the device such as clock signals, enable signals, address buses, and data buses. However, if the early engineering hardware does not perform adequately, or is non-functional, it then becomes important to be able to trace back signals to the source of the problem.
A convenient mode of detecting a failure source is through the use of waveform analysis. The ability to diagnose problems by waveform analysis is also significant during manufacture, as well as throughout the life of the product so that corrective action can be taken. Those skilled in the art will recognize that waveforms may be acquired from internal circuit nodes by direct-contact mechanical probing or electron beam probing. Additional techniques, such as laser-induced light, have also been utilized.
In order to prepare a device for diagnosis, electrical contact is first established with a tester and one or more of the numerous I/O circuits in the device. In some instances, these I/O circuits are placed in the periphery of the device, or located in a manner to provide some degree of access to the device's active areas by some form of mechanical or electron beam probe during operation. However, as a result of increasing circuit complexity, a trend toward higher density packaging, or the density of the I/O circuits and related probes needed to activate the device, improvements in semiconductor device access for mechanical or electron beam probe are needed.
Thus, to facilitate electrical access to the I/O of the IC, additional circuits and pads are frequently positioned adjacent to, or on the uppermost level of the IC die. Quite frequently, such IC dies with I/O circuit elements situated on the top surface have the disadvantage of obstructing internal circuitry. Additionally, packaging methods (often referred to as a “flip-chip”, “C4”, or direct chip attach (DCA)) may be attached upside-down, or flipped onto a package substrate, or directly onto a circuit board, flexible cable, or other assembly into which the IC is interconnected. As a result, the internal circuit nodes of the IC are buried and inaccessible for characterizing electrical circuit performance, performing diagnostic testing, or performing failure analysis while the IC is operating normally and in a fully functioning state. In particular, with the emergence of technologies such as embedded dynamic random access memory (eDRAM), system on a chip (SOC), and silicon on insulator (SOI) devices, for example, effective backside electrical characterization techniques are desired given the multiple wiring levels of such devices.
Additionally, in the course of performing failure analysis or diagnosing performance problems with semiconductor devices, it is often necessary to apply image based analysis techniques while exercising a chip using a test system. The chip is also referred to as the Device Under Test (DUT). Many of these image based techniques are performed through the backside of the DUT using tools that operate with wavelengths of light that pass through silicon. Backside light emission microscopy is one example of an image based technique. Presently, there are tools commercially available for performing these backside techniques on die mounted in packages or on whole wafers. However, there is currently no available means for performing backside analysis on single bare die.
A drawback in performing such a backside analysis on a packaged die stems from the fact that time and money is spent mounting the die in a suitable package. Furthermore, performing backside analysis on whole wafers is convenient up until such time the wafer is diced. At that point, the die has heretofore been required to be packaged before performing any further analysis thereon.
On the other hand, the probing of bare die presents a more difficult challenge. A conventional probe station retains the die or wafer on a flat disk (chuck), and probes are lowered onto the probe pads from above. Only the top surface of the chip is typically visible. More recently, manufacturers have introduced backside probing probe stations that utilize special probes or probe cards while the wafer is held face down on the station. Special optics are used in order to see the probe pad pattern, as well as the probe needles from the bottom. A small area of the wafer is then thinned, presumably where the defect is located, and the active area thereafter is observed using the same previously mentioned techniques. Thinning the bulk silicon on a single die or in a small region of the wafer is often necessary to improve light transmission in order to be able to observe the circuitry of a die for navigation purposes.
It is not practical to thin an entire wafer, because the resultant thickness of the wafer is insufficient to provide the mechanical rigidity necessary across an entire wafer for backside probing any die on the wafer. Accordingly, only a few select die can be thinned and observed on a given wafer. The remainder of the wafer is maintained at full thickness, thus providing mechanical stability. The selection of which particular die to thin is determined by using previous test results.
Unfortunately, there are several drawbacks associated with conventional backside probing systems. First, such systems are designed to probe an entire wafer. In other words, there is no effective means for probing individual chips. In addition, special probes and/or probe cards are needed to carry out the backside probing. Thirdly, such systems are “combination systems” in that they are built for conventional topside probing and are convertible to backside probing. As such, the switch from one type of probing to the other type typically requires factory trained personnel to reconfigure the tool after switch to a different type of probing operation.
The foregoing discussed drawbacks and deficiencies of the prior art are overcome or alleviated by an apparatus for facilitating single die backside probing of semiconductor devices. In an exemplary embodiment, the apparatus includes a chip holder configured for receiving a single integrated circuit die attached thereto, the chip holder maintained in flexible engagement in an X-Y orientation with respect to a lift plate. A lift ring is coupled to the lift plate, the lift ring configured to facilitate adjustment of the lift plate and the chip holder in a Z-direction.
In another embodiment, a system for facilitating single die backside probing of semiconductor devices includes a probing station and a chip holder apparatus configured for mounting in the probing station, the chip holder apparatus further including a chip holder configured for receiving a single integrated circuit die attached thereto. The chip holder is maintained in flexible engagement in an X-Y orientation with respect to a lift plate. A lift ring is coupled to the lift plate, the lift ring configured to facilitate adjustment of the lift plate and the chip holder in a Z-direction.
In still another embodiment, a method for implementing single die backside probing of semiconductor devices includes attaching a single integrated circuit die to a chip holder portion of a chip holding apparatus, and mounting the chip holding apparatus to a probing station in a first orientation. Probe needles of a probe card are aligned to corresponding surfaces on the die, said probe card maintained in flexible engagement with the chip holding apparatus. A Z-axis height adjustment feature of the chip holding apparatus is engaged so as to bring the probe needles into contact with the corresponding surfaces on the die. The chip holding apparatus is removed and remounted to the probing station in a second orientation flipped with respect to the first orientation, wherein said the orientation facilitates connection of test circuitry to the probe card.
Referring to the exemplary drawings wherein like elements are numbered alike in the several Figures:
Disclosed herein is an apparatus and method for single die backside probing of semiconductor devices that allows for an individual die to be backside-analyzed using presently available cantilever probe cards. The apparatus may also be adapted for use in conjunction with an optical microscope (e.g., such as those available from Hypervision and Hamamatsu companies) built on a standard probe station (e.g., such as available from Karl Suss, Wentworth, Cascade, Micromanipulator and others). Although existing systems are adapted for whole-wafer backside probing equipment, none are presently suited for single die probing, as are the present invention embodiments described hereinafter.
Briefly stated, an embodiment of the apparatus includes a mechanism for receiving a cantilever probe card and a mechanical mount for employing “Z” height adjustment, as well as a plate with a hole in the center thereof to hold the die to be examined. The die to be analyzed is held in an inverted position over a cantilever probe card so that it may be examined using an optical microscope. An advantage stemming therefrom over currently available technology is that backside analysis may be performed on single die without wirebonding the die into a package.
Referring initially to
Once the packaged die is returned, it may then be retested as shown in block 108. The testing may also include an image-based analysis (e.g., through the use of a probe station) as shown in block 110. If the die is determined to be bad, then it is removed from its packaging as shown in block 112, wherein the costly packaging is typically destroyed in the process. Finally, a physical failure analysis is performed as shown in block 114.
Accordingly,
As the outer edge 214 of the chip holder 202 is disposed beneath the lift plate 204 with respect to the view of
As particularly shown in the plan view of
In addition to the clearance holes 224, the retainer ring 208 further accommodates a plurality of counter bore holes for securing the retainer ring 208 to the main mounting surface 222 by means of socket head cap screws 234. Alignment of the retainer ring 208 to the main mounting surface 222 may be accomplished through the use of dowel pins 236. The socket head cap screws 234 and dowel pins 236 are illustrated in
Before engaging the needles of probe card 230 with the corresponding probe pads of the chip 218, an X-Y alignment of the chip 218 with respect to the probe card 230 is performed. Then, the Z-axis height adjustment feature of the apparatus 200 (provided by the cooperation of lift ring 206 and lift plate 204) is used to bring the probe needles 242 in contact with the probe pads on the chip 218. The probe needles 242 are particularly shown in
Referring now to
As stated previously, the apparatus 200 is placed in an upside down position for initial alignment prior to contacting the probe card needles to the probe pads on the chip probe pads. In this regard, the chuck assembly 404 has an alignment plate 418 vacuum-secured to the top surface of the chuck 420, such that pins 422 on the alignment plate 418 will engage the corresponding holes 211 of the chip holder 202 (
Accordingly, through the use of probe station 400, the alignment of the probe needles with the probe pads is performed using the fine motion of the chuck assembly 404. The chip holder 202 (with the chip 218) mounted thereto is held in place by the spring clips 212 that allow for “X” and “Y” motion. The “Z” height of the lift plate 204 is initially set to allow clearance between the needles 242 of the probe card 230 and the pads of the chip 218 during this “X” and “Y” adjustment, which is again facilitated through the holes 211 in the chip holder 202, in combination with the alignment plate 418 on the chuck assembly 404. Following completion of the X-Y alignment, the “Z” height of the lift plate 204 is manually adjusted to bring the needles into contact with the pads. Manual adjustment of the lift plate may be accomplished by engaging a tool, such as a spanner wrench, with a hole(s) formed in the surface of the lift ring 206.
Referring now to
Finally,
Once the die is mounted, aligned with the probe needles of the probe card and remounted to the test station, the mounted die is retested as shown in block 708. The retesting may include an image-based analysis as shown in block 710. Then, the die may be removed from the chip holder portion of the apparatus through an appropriate solvent, as shown in block 712. As opposed to destroying a package to remove the single die, the chip holder apparatus is reusable, thus providing a cost savings. Thereafter, a physical failure analysis may be performed on the single die if appropriate, as shown in block 714.
In block 810, the probe needles are aligned to the chip pads (e.g., facilitated by the flexibility of the chip holder 202 with respect to the lift plate 204 of the apparatus 200). Then, as shown in block 812, the Z-height adjustment feature of the apparatus (e.g., engagement of lift ring 206) is engaged to bring the probe needles into contact with the probe pads on the chip. The apparatus may then be removed from the probe station, flipped, and remounted into an analysis configuration as shown in block 814, after which the test circuitry is finally connected for diagnostic testing as shown in block 816.
While the invention has been described with reference to a preferred embodiment or embodiments, it will be understood by those skilled in the art that various changes may be made and equivalents may be substituted for elements thereof without departing from the scope of the invention. In addition, many modifications may be made to adapt a particular situation or material to the teachings of the invention without departing from the essential scope thereof. Therefore, it is intended that the invention not be limited to the particular embodiment disclosed as the best mode contemplated for carrying out this invention, but that the invention will include all embodiments falling within the scope of the appended claims.
Miles, Darrell L., Sylvestri, John D., Oldrey, Richard W., McGinnis, Patrick J., Villalobos, Manuel J.
Patent | Priority | Assignee | Title |
7525299, | Jun 27 2008 | International Business Machines Corporation | Apparatus for accessing and probing the connections between a chip package and a printed circuit board |
7622935, | Dec 02 2005 | FormFactor, Inc. | Probe card assembly with a mechanically decoupled wiring substrate |
8063656, | Mar 13 2009 | XILINX, Inc.; Xilinx, Inc | Method of enabling a circuit board analysis |
9412691, | Dec 03 2014 | GLOBALFOUNDRIES U S INC | Chip carrier with dual-sided chip access and a method for testing a chip using the chip carrier |
Patent | Priority | Assignee | Title |
5453701, | Dec 23 1992 | Honeywell Inc. | Bare die test and burn-in device |
5698474, | Feb 26 1996 | DCG Systems, Inc | High speed diamond-based machining of silicon semiconductor die in wafer and packaged form for backside emission microscope detection |
5786236, | Mar 29 1996 | Eastman Kodak Company | Backside thinning using ion-beam figuring |
5990562, | Feb 25 1997 | AURIGA INNOVATIONS, INC | Semiconductor devices having backside probing capability |
6078057, | Feb 25 1997 | AURIGA INNOVATIONS, INC | Semiconductor devices having backside probing capability |
6245587, | Feb 25 1997 | AURIGA INNOVATIONS, INC | Method for making semiconductor devices having backside probing capability |
6249931, | Apr 08 1999 | HUGH R SHARKEY | Air wiper |
6255124, | Feb 08 1999 | Advanced Micro Devices | Test arrangement and method for thinned flip chip IC |
6277218, | Oct 13 1999 | Infineon Technologies AG | Probe card treatment method |
6329212, | Jan 08 1999 | Advanced Micro Devices, Inc. | Process for exposing for analysis the back side of a semiconductor die mounted in a package |
6354859, | Oct 04 1995 | IDI SEMI, LLC; INTERCONNECT DEVICES, INC | Cover assembly for an IC socket |
6452209, | Feb 25 1997 | AURIGA INNOVATIONS, INC | Semiconductor devices having backside probing capability |
6686753, | Sep 13 1999 | Renesas Electronics Corporation | Prober and apparatus for semiconductor chip analysis |
20030107387, | |||
20040173704, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 05 2004 | VILLALOBOS, MANUEL J | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015353 | /0087 | |
Nov 05 2004 | OLDREY, RICHARD W | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015353 | /0087 | |
Nov 05 2004 | MILES, DARRELL L | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015353 | /0087 | |
Nov 05 2004 | MCGINNIS, PATRICK J | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015353 | /0087 | |
Nov 09 2004 | SYLVESTRI, JOHN D | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015353 | /0087 | |
Nov 10 2004 | International Business Machines Corporation | (assignment on the face of the patent) | / | |||
Jun 29 2015 | International Business Machines Corporation | GLOBALFOUNDRIES U S 2 LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036550 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S 2 LLC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Sep 10 2015 | GLOBALFOUNDRIES U S INC | GLOBALFOUNDRIES Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036779 | /0001 | |
Nov 27 2018 | GLOBALFOUNDRIES Inc | WILMINGTON TRUST, NATIONAL ASSOCIATION | SECURITY AGREEMENT | 049490 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 054636 | /0001 | |
Nov 17 2020 | WILMINGTON TRUST, NATIONAL ASSOCIATION | GLOBALFOUNDRIES U S INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 056987 | /0001 |
Date | Maintenance Fee Events |
Jun 30 2006 | ASPN: Payor Number Assigned. |
Jan 21 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 09 2014 | REM: Maintenance Fee Reminder Mailed. |
Jul 11 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 11 2014 | M1555: 7.5 yr surcharge - late pmt w/in 6 mo, Large Entity. |
May 07 2018 | REM: Maintenance Fee Reminder Mailed. |
Oct 29 2018 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 26 2009 | 4 years fee payment window open |
Mar 26 2010 | 6 months grace period start (w surcharge) |
Sep 26 2010 | patent expiry (for year 4) |
Sep 26 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 26 2013 | 8 years fee payment window open |
Mar 26 2014 | 6 months grace period start (w surcharge) |
Sep 26 2014 | patent expiry (for year 8) |
Sep 26 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 26 2017 | 12 years fee payment window open |
Mar 26 2018 | 6 months grace period start (w surcharge) |
Sep 26 2018 | patent expiry (for year 12) |
Sep 26 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |