A gate with dual gate dielectric layer and fabrication method thereof. A semiconductor substrate is provided, on which a dielectric layer and a patterned hard mask layer with an opening are sequentially formed. A spacer is formed on a sidewall of the opening. The semiconductor substrate is ion implanted, the spacer and the exposed dielectric layer are removed, and a gate oxide layer is formed on the bottom of the opening.
|
10. A method for fabricating a gate with dual gate dielectric layer, comprising:
providing a semiconductor substrate, with a dielectric layer and a patterned hard mask layer with an opening sequentially formed thereon;
forming a spacer on a sidewall of the opening;
implanting ions into the semiconductor substrate using the spacer and the hard mask as a mask;
removing the spacer; and
forming a gate oxide layer on a bottom of the opening after removing the spacer, wherein the gate oxide layer has different thicknesses in the opening.
1. A method for fabricating a gate with dual gate dielectric layer, comprising:
providing a semiconductor substrate, with a dielectric layer, a hard mask layer, and a patterned photoresist layer with a first opening sequentially formed thereon, wherein the first opening exposes the hard mask layer;
etching the hard mask layer to form a second opening using the patterned photoresist layer as a mask;
removing the patterned photoresist layer;
conformally forming an insulating layer over the hard mask layer and the second opening;
anisotropically etching the insulating layer to form a spacer on a sidewall of the second opening;
implanting nitrogen ions into the semiconductor substrate using the hard mask layer and the spacer as masks;
removing the spacer and the exposed dielectric layer; and
thermally oxidizing the semiconductor substrate to form a gate oxide layer over a bottom of the second opening using the hard mask layer as a mask.
2. The method for fabricating a gate with dual gate dielectric layer as claimed in
forming a conducting layer over the hard mask layer, the second opening filled with the conducting layer;
planarizing the conducting layer to expose the hard mask layer; and
removing the hard mask layer.
3. The method for fabricating a gate with dual gate dielectric layer as claimed in
4. The method for fabricating a gate with dual gate dielectric layer as claimed in
5. The method for fabricating a gate with dual gate dielectric layer as claimed in
6. The method for fabricating a gate with dual gate dielectric layer as claimed in
7. The method for fabricating a gate with dual gate dielectric layer as claimed in
8. The method for fabricating a gate with dual gate dielectric layer as claimed in
9. The method for fabricating a gate with dual gate dielectric layer as claimed in
11. The method for fabricating a gate with dual gate dielectric layer as claimed in
12. The method for fabricating a gate with dual gate dielectric layer as claimed in
13. The method for fabricating a gate with dual gate dielectric layer as claimed in
14. The method for fabricating a gate with dual gate dielectric layer as claimed in
|
This application is a divisional of U.S. application Ser. No. 10/443,950, filed May 22, 2003 now abandoned.
1. Field of the Invention
The invention relates to a method for fabricating a gate dielectric layer, and more particularly a dual gate dielectric layer.
2. Description of the Related Art
A gate dielectric layer, such as silicon oxide layer, is a dielectric formed under a gate of a MOS. MOS evokes electric charge in a channel through the gate dielectric layer, improving the quality of the gate dielectric layer.
In
In
In
In
In
The conventional method will fabricate a MOS with one gate dielectric thickness. The thickness of the gate dielectric layer is less when the size of the element is reduced. In order to reduce the GIDL (gate induced gate leakage) effect and gate to S/D leakage, after gate patterned, the gate is oxidized to gain a thicker dielectric thickness at the gate edge. This traditional gate re-oxidation method is hard to control the mini-bird-beak length into the gate at the gate edge. In this invention, a dual gate dielectric thickness to achieve thin dielectric thickness at gate center and thick dielectric thickness at gate edge is fabricated. The gate length of thick gate dielectric can be precisely controlled with a spacer implant mask, which means the device performance can be précised controlled. Device fabrication with more process window will be achieved with the two independent gate dielectric thickness fabrication at the same time.
The present invention is directed to a gate with dual gate dielectric layer and a method of fabricating the same.
Accordingly, the present invention provides a method for forming a gate with dual gate dielectric layer. A semiconductor substrate is provided. A dielectric layer and a patterned hard mask layer with an opening are sequentially formed on the semiconductor substrate. A spacer is formed on a sidewall of the opening. Nitrogen ions are implanted into the semiconductor substrate. The spacer and the exposed dielectric layer are removed. A gate oxide layer is formed on a bottom of the opening. A conducting layer is formed in the opening. The hard mask layer is removed.
Accordingly, the present invention also provides a method for fabricating a gate with dual gate dielectric layer. A semiconductor substrate is provided. A dielectric layer, a hard mask layer, and a patterned photoresist layer with a first opening are sequentially formed on the semiconductor substrate, wherein the first opening exposes a partial surface of the hard mask layer. The hard mask layer is etched to form a second opening using the patterned photoresist layer as a mask, and the patterned photoresist layer is removed. An insulating layer is conformally formed on the surface of the hard mask layer and the second opening. The insulating layer is anisotropically etched to form a spacer on a sidewall of the second opening. Nitrogen ions are implanted into the semiconductor substrate using the hard mask layer and the spacer as masks. The spacer is removed. The semiconductor substrate is thermally oxidized to form a gate oxide layer on the bottom of the second opening using the hard mask layer as a mask. A conducting layer is formed on the hard mask layer, and the second opening is filled with the conducting layer. The conducting layer is planarized to expose a surface of the hard mask layer, and the hard mask layer is removed.
Accordingly, the present invention provides a gate with dual gate dielectric layer, comprising a dual gate dielectric layer and a conducting layer. The dual gate dielectric layer is formed on the semiconductor substrate, comprising an inner portion and an outer portion, where the inner portion is thinner than the outer portion. The conducting layer is formed on the dual gate dielectric layer.
Accordingly, the present invention also provides a gate with dual gate dielectric layer, comprising a semiconductor substrate, a dual gate dielectric layer, and a conducting layer. The dual gate dielectric layer is formed on the semiconductor substrate. The dual gate dielectric layer comprises a first gate dielectric layer and a second gate dielectric layer, wherein the second gate dielectric layer is formed closer to the center than the first gate dielectric layer, and the thickness of the second gate dielectric layer is thinner than the first gate dielectric layer. The conducting layer is formed on the dual gate dielectric layer.
For a better understanding of the present invention, reference is made to a detailed description to be read in conjunction with the accompanying drawings, in which:
In
In
In
In
In
In
In
In
In
In
In
In
The present invention provides a method for fabricating a dual gate dielectric layer using difference in oxidizing rate between the doped area and non-doped area of the semiconductor substrate. Integration of embodiments of the present invention is relatively easy, and does not require additional masking operations compared to conventional dual gate dielectric layer processes. Additionally, it does not require the use of marginal processes or unusual materials.
While the invention has been described by way of example and in terms of the preferred embodiments, it is to be understood that the invention is not limited to the disclosed embodiments. To the contrary, it is intended to cover various modifications and similar arrangements (as would be apparent to those skilled in the art). Therefore, the scope of the appended claims should be accorded the broadest interpretation so as to encompass all such modifications and similar arrangements.
Chuang, Ying-Cheng, Huang, Chung-Lin
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5801075, | Oct 30 1996 | GLOBALFOUNDRIES Inc | Method of forming trench transistor with metal spacers |
6169003, | Aug 16 1999 | Taiwan Semiconductor Manufacturing Company | Method for forming a MOS device with an elevated source and drain, and having a self-aligned channel input |
6287926, | Feb 19 1999 | Taiwan Semiconductor Manufacturing Company | Self aligned channel implant, elevated S/D process by gate electrode damascene |
6346438, | Jun 30 1997 | Kabushiki Kaisha Toshiba | Method of manufacturing a semiconductor device |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 02 2004 | Nanya Technology Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 05 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 03 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 12 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 03 2009 | 4 years fee payment window open |
Apr 03 2010 | 6 months grace period start (w surcharge) |
Oct 03 2010 | patent expiry (for year 4) |
Oct 03 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 03 2013 | 8 years fee payment window open |
Apr 03 2014 | 6 months grace period start (w surcharge) |
Oct 03 2014 | patent expiry (for year 8) |
Oct 03 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 03 2017 | 12 years fee payment window open |
Apr 03 2018 | 6 months grace period start (w surcharge) |
Oct 03 2018 | patent expiry (for year 12) |
Oct 03 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |