A buffer circuit comprised of two matched stages is provided. The first stage develops a replica voltage that is used in the second stage as the input to a wide-band amplifier. The combination of the two feedback loops in the circuit result in improved linearity. The first amplifier dominates for moderate frequencies while the second amplifier takes over for high frequencies.
|
3. A buffer circuit, comprising:
a first stage comprising a first amplifier and at least one device;
a second stage comprising a second amplifier and at least two devices;
wherein said second stage further comprises an open loop formed between at least one of said at least two devices and the second amplifier,
wherein a negative input of the first amplifier is essentially directly connected to a negative input of the second amplifier,
wherein at least one of said devices comprises a transistor.
12. A buffer circuit, comprising:
first amplifying means for receiving an input signal;
first transistor means for receiving an input from a first amplifier and sending an output to the first amplifier;
second transistor means for receiving an input from the first amplifier;
third transistor means for receiving an input from a second amplifier; and
outputting means for receiving an input from the second transistor means and an input from the second amplifier and outputting an output signal, wherein said output signal has low impedance.
1. A buffer circuit, comprising:
a first stage comprising a first amplifier and at least one device;
a second stage comprising a second amplifier and at least two devices;
wherein said second stage further comprises an open loop formed between at least one of said at least two devices and the second amplifier,
wherein a negative input of the first amplifier is essentially directly connected to a negative input of the second amplifier; wherein control terminals of said at least one device and said at least one of said at least two devices are connected.
15. A method of operating a buffer circuit, comprising the steps of:
receiving an input signal at a first stage, said first stage comprising a first amplifier and a first device;
sending a signal from the first amplifier to the first device;
feeding back a signal from said first device to said first amplifier;
sending a signal from said first stage to a second stage, said second stage comprising an open loop;
outputting, at the second stage, an output signal with low impedance; wherein a negative input of the first stage is essentially directly connected to a negative input of the second stage.
4. The circuit of
5. The circuit of
10. The circuit of
13. The circuit of
14. The circuit of
16. The method of
17. The method of
18. The circuit of
|
1. Field of the Invention
The invention is related to the areas of buffers and buffer amplifiers, such as unity gain buffers and replica amplifiers.
2. Description of the Related Art
Buffer circuits are used to provide buffering between a first circuit and a second circuit. In other words, a buffer circuit is normally used to transfer voltage from a first circuit, having a high impedance level, to a second circuit with a lower impedance level. The interposed buffer circuit prevents the first circuit from unacceptably loading the second circuit and thus interfering with its desired operation.
If the voltage transferred is unchanged, the amplifier is known as a unity gain buffer. A simple unity gain buffer may be constructed by connecting the output of an operational amplifier to its inverting input, and using the non-inverting input. Other unity gain buffers may include an emitter follower, Darlington pair, or similar configurations using field effect transistors, vacuum tubes or other active devices.
Two preferred traits of a buffer amplifier are high input impedance and low output impedance. In addition, succeeding stages should be linear so as not to introduce distortion. As a result, there can be difficulty involved in designing a buffer stage that is linear and has sufficient bandwidth to process the signal with enough linearity such that distortions are not introduced. Feedback is typically used in this situation. However, there are limitations with respect to the amount of feedback that may be applied, the bandwidth of the feedback, and the loop gain that results.
In a related system, replica amplifiers may be used within a replica structure in order to predict a normal amplifier response and then couple the replica amplifier with a normal feedback amplifier such that the feedback system now only needs to do small corrective changes to the output. For example, if driving 1V into 1-ohm load, a replica amp may be used to supply the bulk of the current and the feedback amplifier can then operate with much lower currents.
Nevertheless, achieving both wide bandwidth and high linearity can be challenging. The previous topologies, discussed above, do not adequately address the need for wide bandwidth and high linearity within desirable power limitations. The claimed invention, however, is able to achieve higher linearity than previous solutions for a given power and area budget.
In one embodiment of the claimed invention, a buffer circuit is provided. The buffer circuit includes a first stage. The first stage includes a first amplifier and at least one device. The buffer circuit also includes a second stage. The second stage includes a second amplifier and at least two devices. The second stage forms an open loop between at least one of the devices and the second amplifier.
In another embodiment of the claimed invention, a buffer circuit is provided. The buffer circuit comprises a first amplifying means for receiving an input signal, and a first transistor means for receiving an input from a first amplifier and sending an output to the first amplifier, thereby forming a feedback loop. The circuit further includes a second transistor means for receiving an input from a first amplifier and a third transistor means for receiving an input from a second amplifier. The circuit also includes outputting means for outputting an output signal, wherein the output signal has low impedance.
In another embodiment of the claimed invention, a method of operating a buffer circuit is provided. The method includes the step of receiving an input signal at a first stage. The first stage includes a first amplifier and a first device. The method also includes the steps of sending a signal from the first amplifier to the first device and feeding back a signal from the first device to the first amplifier. The method further includes the step of sending a signal from the first stage to a second stage, the second stage including an open loop. The method also includes outputting, at the second stage, an output signal with low impedance.
For proper understanding of the invention, reference should be made to the accompanying drawings, wherein:
In one embodiment, the invention is intended for use as a buffer stage in a signal chain to drive low impedances or large capacitances with high linearity. The claimed invention may also be used as a reference voltage buffer where its wide bandwidth ensures power supply noise rejection at high frequencies.
One example of the invention can include amplifiers A1 and A2, as shown in
Referring to
The second stage, illustrated by
Therefore, in an embodiment of the invention, the linearity of the system is extended by applying two loops to the feedback around a source follower. A first loop makes the majority of the correction required to correct the non-linearity of the source follower stage and applies it in an open loop fashion. As a result, the secondary loop will not require as much loop gain because the source follower stage has already been linearized by the first loop. Consequently, the combination of the two loops will additively reduce distortion in the buffer stage.
Again referring to
The voltage developed by the replica stage is used in the second stage as an input to a wide-band amplifier A2. The solution provided in this example of the invention utilizes the first stage to approximate the signal required, and then uses the second amplifier to perform the remaining correction. Thus, if M1 receives a stable load and M2 receives a variable load, then A2 performs all of the correction with respect to the load, i.e. A2 handles the bulk of the load changes. The performance of the source follower is thereby augmented with an additional loop. The invention may allow M2 to provide a majority of current in signal transfer processing while M3 maintains access to the correction mechanism.
Utilizing this circuit configuration, the first amplifier dominates for moderate frequencies while the second amplifier takes over for high frequencies.
In
An advantage of the configuration provided by the embodiment illustrated in
Additionally, the claimed invention is not limited to a unity gain situation. For example, the resistor ratio may be changed in order to provide the system with gain.
Therefore, the circuit presented achieves higher linearity than other solutions for a given power and area budget. This is due, in part, to the complementary action of the two feedback loops. The primary loop reduces the burden of the secondary loop and thereby enhances the impact of the secondary loop's gain.
One having ordinary skill in the art will readily understand that the invention as discussed above may be practiced with steps in a different order, and/or with hardware elements in configurations which are different than those which are disclosed. Therefore, although the invention has been described based upon these preferred embodiments, it would be apparent to those of skill in the art that certain modifications, variations, and alternative constructions would be apparent, while remaining within the spirit and scope of the invention. In order to determine the metes and bounds of the invention, therefore, reference should be made to the appended claims.
Patent | Priority | Assignee | Title |
11824549, | Nov 12 2020 | Shenzhen Goodix Technology Co., Ltd. | Reference voltage buffer circuit |
8059836, | Feb 21 2008 | MEDIATEK INC. | Microphone bias circuits |
8427233, | Apr 18 2007 | ACP Advanced Circuit Pursuit AG | Method and apparatus to linearize transconductors by predistortion |
Patent | Priority | Assignee | Title |
3249883, | |||
5300896, | Oct 16 1992 | Bootstrapped, AC-coupled differential amplifier | |
5621357, | May 23 1994 | SGS-Thomson Microelectronics S.r.l. | Class AB output amplifier stage |
6034566, | Nov 07 1995 | Takeshi Ikeda | Tuning amplifier |
6144234, | Dec 26 1996 | Canon Kabushiki Kaisha | Sample hold circuit and semiconductor device having the same |
6275112, | Oct 28 1999 | Texas Instruments Incorporated; Texas Instruments Inc | Efficient microphone bias amplifier with high output voltage/current capability and excellent PSRR |
6359512, | Jan 18 2001 | Texas Instruments Incorporated | Slew rate boost circuitry and method |
6825721, | Jul 12 2002 | Texas Instruments Incorporated | Amplifier gain boost circuitry and method |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 01 2002 | Compaq Information Technologies Group LP | HEWLETT-PACKARD DEVELOPMENT COMPANY, L P | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 014628 | /0103 | |
Aug 02 2004 | Broadcom Corporation | (assignment on the face of the patent) | / | |||
Dec 10 2004 | KAPPES, MICHAEL S | Broadcom Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016095 | /0353 | |
Feb 01 2016 | Broadcom Corporation | BANK OF AMERICA, N A , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 037806 | /0001 | |
Jan 19 2017 | BANK OF AMERICA, N A , AS COLLATERAL AGENT | Broadcom Corporation | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS | 041712 | /0001 | |
Jan 20 2017 | Broadcom Corporation | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 041706 | /0001 |
Date | Maintenance Fee Events |
Nov 09 2006 | ASPN: Payor Number Assigned. |
Mar 23 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 16 2014 | REM: Maintenance Fee Reminder Mailed. |
Oct 03 2014 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Oct 03 2009 | 4 years fee payment window open |
Apr 03 2010 | 6 months grace period start (w surcharge) |
Oct 03 2010 | patent expiry (for year 4) |
Oct 03 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 03 2013 | 8 years fee payment window open |
Apr 03 2014 | 6 months grace period start (w surcharge) |
Oct 03 2014 | patent expiry (for year 8) |
Oct 03 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 03 2017 | 12 years fee payment window open |
Apr 03 2018 | 6 months grace period start (w surcharge) |
Oct 03 2018 | patent expiry (for year 12) |
Oct 03 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |