A composite add/drop multiplexor architecture is disclosed that facilitates the loop-back of a signal in a composite add/drop multiplexor (e.g., a SONET/SDH node, a dense wavelength division multiplexed node, etc.) that uses automatic protection switching.

Patent
   7145922
Priority
Mar 29 2002
Filed
Mar 29 2002
Issued
Dec 05 2006
Expiry
Dec 30 2024
Extension
1007 days
Assg.orig
Entity
Small
14
11
all paid
9. An apparatus comprising:
(1) a first integrated circuit for transmitting a first series of r-bit words and a second series of r-bit words;
(2) a second integrated circuit for receiving a third series of r-bit words and a fourth series of r-bit words;
(3) a third integrated circuit comprising:
(a) a first serializer for serializing said first series of r-bit words to generate a first series of s-bit words,
(h) a first multiplenor for selecting a third series of s-bit words from a second series of s-bit words and said first series of s-bit words, and
(c) a first deserializer for deserializing said third series of s-bit words;
(4) a fourth integrated circuit comprising:
(a) a second scrializer for scrializing said second series of r-bit words to generate a fourth series of s-bit words,
(b) a second multiplexor for selecting a sixth series of s-bit words from a fifth series of s-bit words and said fourth series of s-bit words, and
(c) a second deserializer for deserializing said sixth series of s-bit words.
1. An apparatus comprising:
(1) a first integrated circuit for transmitting a first series of r-bit words and a second series of r-bit words;
(2) a second integrated circuit for receiving a third series of r-bit words and a fourth series of r-bit words;
(3) a third integrated circuit comprising:
(a) a first serializer for serializing said first series of r-bit words to generate a first series of s-bit words,
(b) a first deserializer for deserializing a second series of s-bit words to generate a fifth series of r-bit words, and
(c) a first multiplexor for selecting said third series of r-bit words from said first series of r-bit words and said fifth series of r-bit words; and
(4) a fourth integrated circuit comprising:
(a) a second serializer for serializing said second series of r-bit words to generate a third series of s-bit words, and
(b) a second descrializer for deserializing a fourth series of s-bit words to generate a sixth series of r-bit words, and
(c) a second multiplexor for selecting said fourth series of r-bit words from said second series of r-bit words and said sixth series of r-bit words;
wherein r and s are both positive integers and r>s.
5. An apparatus comprising:
(1) a first integrated circuit for transmitting a first series of r-bit words and a second series of r-bit words;
(2) a second integrated circuit for receiving a third series of r-bit words and a fourth series of r-bit words;
(3) a third integrated circuit comprising:
(a) a first serializer for serializing said first series of r-bit words to generate a first series of s-bit words,
(b) a first deserializer for deserializing said first series of s-bit words to generate a fifth series of r-bit words,
(c) a second deserializer for deserializing a second series of s-bit words to generate a sixth series of r-bit words, and
(d) a first multiplexor for selecting said third series of r-bit words from said fifth series of r-bit words and said sixth series of r-bit words; and
(4) a fourth integrated circuit comprising:
(a) a second serializer for serializing said second series of r-bit words to generate a third series of s-bit words,
(b) a third deserializer for deserializing said third series of s-bit words to generate a seventh series of r-bit words,
(c) a fourth deserializer for deserializing a fourth series of s-bit words to generate an eighth series of r-bit words, and
(d) a second multiplexor for selecting said fourth series of r-bit words from said seventh series of r-bit words and said eighth series of r-bit words.
12. An apparatus comprising:
(1) a first integrated circuit for transmitting a first series of r-bit words and a second series of r-bit words;
(2) a second integrated circuit for receiving a third series of r-bit words and a fourth series of r-bit words;
(3) a third integrated circuit comprising:
(a) a first serializer for serializing said first series of r-bit words to generate a first series of s-bit words,
(b) a first multiplexor for selecting a third series of s-bit words from said first series of s-bit words and a fourth series of s-bit words,
(c) a first deserializer for deserializing said third series of s-bit words to generate a fifth series of r-bit words,
(d) a second deserializer for deserializing a fifth series of s-bit words to generate a sixth series of r-bit words, and
(e) a second multiplexor for selecting said third series of r-bit words from said fifth series of bit words and said sixth series of r-bit words;
(4) a fourth integrated circuit comprising:
(a) a second serializer for serializing said second series of r-bit words to generate a second series of s-bit words,
(b) a third multiplexor for selecting a sixth series of s-bit words from said second series of s-bit words and a seventh series of s-bit words,
(c) a third deserializer for deserializing said sixth series of s-bit words to generate a seventh series of r-bit words,
(d) a fourth deserializer for deserializing an eighth series of s-bit words to generate an eighth series of r-bit words, and
(e) a fourth multiplexor for selecting said fourth series of ibit words from said seventh series of r-bit words and said eighth series of r-bit words.
2. The apparatus of claim 1 wherein:
(3) said third integrated circuit further comprises:
(d) a first plurality of drivers for driving said first series of s-bit words off of said third integrated circuit via a first plurality of pads, and
(e) a second plurality of drivers for driving said first series of s-bit words off of said third integrated circuit via a second plurality of pads; and
(4) said fourth integrated circuit further comprises:
(d) a third plurality of drivers for driving said third series of s-bit words off of said fourth integrated circuit via a third plurality of pads, and
(e) a fourth plurality of drivers for driving said third series of s-bit words off of said fourth integrated circuit via a fourth plurality of pads.
3. The apparatus of claim 1 wherein:
(3) said third integrated circuit further comprises:
(e) a third deserializer for deserializing a fifth series of s-bit words to generate a seventh series of r-bit words, and
wherein said first multiplexor selects said third series of r-bit words from said first series of r-bit words, said fifth series of r-bit words, and said seventh series of r-bit words; and
(4) said fourth integrated circuit further comprises:
(e) a fourth deserializer for deserializing a sixth series of s-bit words to generate an eighth series of r-bit words, and
wherein said second multiplexor selects said fourth series of r-bit words from said second series of r-bit words, said sixth series of s-bit words, and said eighth series of r-bit words.
4. The apparatus of claim 1 wherein said first series of s-bit words is driven off of said third integrated circuit, and wherein said third series of s-bit words is driven off of said fourth integrated circuit.
6. The apparatus of claim 5 wherein:
(3) said third integrated circuit further comprises:
(e) a first plurality of drivers for driving said first series of s-bit words of said third integrated circuit via a first plurality of pads, and
(f) a second plurality of drivers for driving said first series of s-bit words off of said third integrated circuit via a second plurality of pads; and
(4) said fourth integrated circuit further comprises:
(e) a third plurality of drivers for driving said third series of s-bit words off of said fourth integrated circuit via a third plurality of pads, and
(f) a fourth plurality of drivers for driving said third series of s-bit words off of said fourth integrated circuit via a fourth plurality of pads.
7. The apparatus of claim 5 wherein:
(3) said third integrated circuit further comprises:
(e) a fifth deserializer for deserializing a fifth series of s-bit words to generate a ninth series of r-bit words, and
wherein said first multiplexer selects said third series of r-bit words from said fifth series of r-bit words, said sixth series of r-bit words, and said ninth series of r-bit words; and
(4) said fourth integrated circuit further comprises:
(e) a sixth deserializer for deserializing a sixth series of s-bit words to generate a tenth series of r-bit words, and
wherein said second multiplexor selects said fourth series of r-bit words from said seventh series of r-bit words, said eight series of r-bit words, and said tenth series of r-bit words.
8. The apparatus of claim 5 wherein said first series of s-bit words is driven off of said third integrated circuit, and wherein said third series of s-bit words is driven off of said fourth integrated circuit.
10. The apparatus of claim 9 wherein:
(3)(a) said first deseriaiizer generates said third series of r-bit words by deserializing said third series of s-bit words, and
(4)(a) said second deserializer generates said fourth series of r-bit words by deserializing said sixth series of s-bit words.
11. The apparatus of claim 9 wherein:
(3) said third integrated circuit further comprises:
(d) a first plurality of drivers for driving said first series of s-bit words off of said third integrated circuit via a first plurality of pads, and
(e) a second plurality of drivers for driving said first series of s-bit words off of said third integrated circuit via a second plurality of pads; and
(4) said fourth integrated circuit further comprises:
(d) a third plurality of drivers for driving said fourth series of s-bit words off of said fourth integrated circuit via a third plurality of pads, and
(e) a fourth plurality of drivers for driving said fourth series of s-bit words off of said fourth integrated circuit via a fourth plurality of pads.
13. The apparatus of claim 12 wherein said first series of s-bit words is driven off of said third integrated circuit, and wherein said third series of s-bit words is driven off of said fourth integrated circuit.

The present invention relates to telecommunications in general, and, more particularly, to an architecture for a composite add/drop multiplexor, which is commonly used in high-speed backbone networks (e.g., SONET/SDH networks, etc.).

The first generation of optical fiber systems in the public telephone network used proprietary architectures, equipment line codes, multiplexing formats, and maintenance procedures. This diversity complicated the task of the regional Bell operating companies (“RBOCs”)and the interexchange carriers (e.g., AT&T, Spring, MCI, etc.) who needed to interface their equipment with these diverse systems.

To ease this task, Bellcore initiated an effort to establish a standard for connecting one optical fiber system to another. That standard is officially named the Synchronous Optical Network, but it is more commonly called “SONET.” The international version of the domestic SONET standard is officially named the Synchronous Digital Hierarchy, but it is more commonly called “SDH.”

Although differences exist between SONET and SDH, those differences are mostly in terminology. In most respects, the two standards are the same and, therefore, virtually all equipment that complies with either the SONET standard or the SDH standard also complies with the other. Therefore, for the purposes of this specification, the SONET standard and the SDH standard shall be considered interchangeable and the acronym/initialism “SONET/SDH” shall be defined as either the Synchronous Optical Network standard or the Synchronous Digital Hierarchy standard, or both.

The present invention is a novel composite add/drop multiplexor architecture that obviates some of the costs and disadvantages associated with composite add/drop multiplexor architecture s in the prior art. For example, the illustrative embodiment facilitates the loop-back of a signal in a composite add/drop multiplexor (e.g., a SONET/SDH node, a dense wavelength division multiplexed node, etc.) that uses automatic protection switching.

The illustrative embodiment comprises:

FIG. 1 depicts a block diagram of the illustrative embodiment of the present invention.

FIG. 2 depicts a block diagram of node 101-i, as shown in FIG. 1.

FIG. 3 depicts a block diagram of switch complex 201, as shown in FIG. 2.

FIG. 4 depicts a block diagram of switching unit 301-b, as shown in FIG. 3.

FIG. 5 depicts a block diagram of add/drop multiplexor 401, as shown in FIG. 4.

FIG. 6 depicts a block diagram of line transceiver bank 302-1, as shown in FIG. 3.

FIG. 7 depicts a block diagram of line transceiver bank 302-2, as shown in FIG. 3.

FIG. 8 depicts a block diagram of line transceiver bank 402-1, as shown in FIG. 4.

FIG. 9 depicts a block diagram of line transceiver bank 402-2, as shown in FIG. 4.

FIG. 10 depicts a block diagram of tributary transceiver bank 303, as shown in FIG. 3.

FIG. 11 depicts a block diagram of tributary transceiver bank 403, as shown in FIG. 4.

FIG. 12 depicts a block diagram the first illustrative embodiment of loop-back transceiver 601-q, as shown in FIG. 6.

FIG. 13 depicts a block diagram the second illustrative embodiment of loop-back transceiver 601-q, as shown in FIG. 6.

FIG. 14 depicts a block diagram the third illustrative embodiment of loop-back transceiver 601-q, as shown in FIG. 6.

FIG. 15 depicts an alternative representation of switching unit 301-b, as shown in FIG. 3.

FIG. 16 depicts an alternative representation of switch complex 201, as shown in FIG. 2.

FIG. 1 depicts a block diagram of the illustrative embodiment of the present invention, telecommunications network 100, which is a SONET/SDH ring network operating as a bi-directional line switched ring (“BLSR”). In accordance with the illustrative embodiment, telecommunications network 100 comprises four nodes, nodes 101-1 through 101-4, that are interconnected by two sets of optical fibers, each of which carries a SONET/SDH OC-768 signal. Therefore, each node comprises two OC-768 line inputs and two OC-768 line outputs.

Although the illustrative embodiment uses the SONET/SDH protocol, it will be clear to those skilled in the art, after reading this disclosure, how to make and use embodiments of the present invention that use other protocols, such as dense wavelength division multiplexing (“DWDM”). Although the illustrative embodiment is a ring network, it will be clear to those skilled in the art, after reading this disclosure, how to make and use embodiments of the present invention in which some or all of the nodes are interconnected in a mesh or non-ring topology. Although the illustrative embodiment operates as a bi-directional line switched ring, it will be clear to those skilled in the art, after reading this disclosure, how to make and use embodiments of the present invention that operate in a different fashion (e.g., as a unidirectional path switched ring, as a four-fiber ring, etc.). Although the illustrative embodiment comprises four nodes, it will be clear to those skilled in the art, after reading this disclosure, how to make and use embodiments of the present invention that comprise a different number of nodes. Although the illustrative embodiment carries OC-768 SONET/SDH frames, it will be clear to those skilled in the art, after reading this disclosure, how to make and use embodiments of the present invention that carry other SONET/SDH rate frames.

As shown in FIG. 1, node 101-i, for i=1 to 4, is capable of receiving sixteen (16) OC-192 tributaries on tributary bus 121-i, and of spawning sixteen (16) OC-192 tributaries on tributary bus 122-i. Although each node in the illustrative embodiment comprises the same number of tributaries, it will be clear to those skilled in the art, after reading this disclosure, how to make and use embodiments of the present invention in which some or all of the nodes have a different number of tributaries. Although each tributary operates at an OC-192 data rate, it will be clear to those skilled in the art, after reading this disclosure, how to make and use embodiments of the present invention in which some of the tributaries have a different data rate (e.g., OC-48, OC-12, OC-3, etc.). Although each node is capable of receiving sixteen (16) tributaries, it will be clear to those skilled in the art, after reading this disclosure, how to make and use embodiments of the present invention in which some or all of the nodes are capable of receiving a different number of tributaries. Although each node is capable of spawning sixteen (16) tributaries, it will be clear to those skilled in the art, after reading this disclosure, how to make and use embodiments of the present invention in which some or all of the nodes are capable of spawning a different number of tributaries.

In accordance with the illustrative embodiment of the present invention, node 101-i is capable of functioning as an add/drop multiplexor and

i. a switch, or

ii. a time-slot interchanger, or

iii. both i and ii.

In functioning as an add/drop multiplexor, node 101-i is capable of:

i. adding an STS-1 from any tributary to one or more lines, or

ii. dropping an STS-1 from a line to one or more tributaries, or

iii. both i and ii.

In functioning as a switch, node 101-i is capable of routing any STS-1 from any line or tributary to:

i. one or more lines, or

ii. one or more tributaries,

iii. both i and ii.

Because node 101-i is capable of receiving an STS-1 signal from one tributary and switching or copying it onto another tributary, and because this is an important aspect of the illustrative embodiment, it is given the name “hairpinning.” For the purposes of this specification, the term “hairpinning” is defined as the receipt by a node of a signal on one tributary and the outputting of the signal onto another tributary.

In functioning as a time-slot interchanger, node 101-i is capable of moving or copying any STS-1 from any time slot in any line or tributary to one or more other time slots in the same line or tributary.

FIG. 2 depicts a block diagram of the salient components of node 101-i, which comprises switch complex 201, electro/optical converter 202-j, for j=1 and 2, and electro/optical converter 203, interconnected as shown.

Node 101-i receives:

1. one (1) OC-768 SONET/SDH line signal from node 101-j via optical fiber 112j-i,

2. one (1) OC-768 SONET/SDH line signal from node 101-k via optical fiber 112-k-i, and

3. sixteen (16) OC-192 SONET/SDH tributary signals via tributary bus 121-i, and

transmits:

1. one (1) OC-768 SONET/SDH signal to node 101-j via optical fiber 111-i-j,

2. one (1) OC-768 SONET/SDH signal to node 101-k via optical fiber 112-i-k, and

3. sixteen (16) OC-192 SONET/SDH tributary signals via tributary bus 122-i,

wherein k=4 and j=2 when i=1, k=1 and j=3 when i=2, k=2 and j=4 when i=3, and k=3 and j=1 when i=4.

Optical/electrical boundary 251 delimits the two regions within node 101-i wherein the line and tributary signals are carried by different physical phenomenon. In particular, the line and tributary signals in optical region 253 are carried optically, in well-known fashion, and the line and tributary signals in electrical region 252 are carried electrically, also in well-known fashion. It will be clear to those skilled in the art, however, and after reading this disclosure, how to make and use embodiments of the present invention in which some or all of the tributaries are carried electrically or electromagnetically (e.g., via wireless, etc.).

Electro/optical converter 202-j and 203 perform conversion between optical signals and electrical signals in well-known fashion. Electro/optical converter 202-j performs an optical-to-electrical conversion on line signals traveling from optical region 253 to electrical region 252 and an electrical-to-optical conversion on line signals traveling from electrical region 252 to optical region 253. Electro/optical converter 203 performs an optical-to-electrical conversion on tributary signals traveling from optical region 253 to electrical region 252 and an electrical-to-optical conversion on tributary signals traveling from electrical region 252 to optical region 253.

Switch complex 201 receives:

When the number of bits per second to be processed by an add/drop multiplexor is low, it is feasible to fabricate the add/drop multiplexor on a single integrated circuit using state-of-the-art technology. In contrast, when the number of bits per second to be processed by a add/drop multiplexor is high, it is not feasible to fabricate the add/drop multiplexor on a single integrated circuit using state-of-the-art technology because the input/output bandwidth and number of devices on the integrated circuit are too limited.

In accordance with the illustrative embodiment, switch complex 201 receives 40 gigabits per second on each of lines 211-1 and 211-2 and 160 gigabits per second on tributary bus 221 and, therefore, must process a total of 240 gigabits per second. This is too many bits per second to be processed by a single contemporary integrated circuit with the flexibility and reliability afforded by the illustrative embodiment. Therefore, the overall task of processing the 240 gigabits per second must be partitioned into a plurality of subtasks that are distributed among a plurality of integrated circuits.

Partitioning the overall task of processing 240 gigabits per second into a plurality of subtasks suitable for distribution among a plurality of integrated circuits is not simple or obvious because the subtasks do not naturally lend themselves to the limitations in inherent in multiple integrated circuits that are not found in a single integrated circuit. In other words, a digital circuit design that is suitable for implementation on one integrated circuit might not, depending on the circumstances, be suitable for implementation on two integrated circuits.

First, the bandwidth within one integrated circuit is far greater than the bandwidth between multiple integrated circuits. For example, a five-thousand lead bus is far more feasible within one integrated circuit than it is between two integrated circuits. In other words, by partitioning digital circuit into a plurality of integrated circuits, a bandwidth bottleneck is imposed between the various integrated circuits. In some applications, the bandwidth bottleneck is not a problem. In an add/drop multiplexor such as that disclosed herein, the bandwidth bottleneck is a problem and is exacerbated when the add/drop multiplexor is capable of hairpinning.

Second, the timing within a single integrated circuit is far more synchronous than is the timing across a plurality of integrated circuits. In some low clock speed applications, the potential asynchrony is not a problem. In an add/drop multiplexor such as that disclosed herein that operates at gigahertz clock rates over inches or feet, the potential asynchrony might be catastrophic.

Third, the design and manufacture of each fully-custom integrated circuit is expensive, and, therefore, the partitioning of the overall task needs to consider this fact.

Fourth, some architectures will partition the overall task more reliably, more flexibly, and more-easily scalable than some other architectures and all of these issues must be considered.

With these considerations in mind, the logic within switch complex 201 is partitioned into a plurality of integrated circuits and functional units as described below and with respect to FIGS. 3 through 16.

FIG. 3 depicts a block diagram of the salient components of switch complex 201, which comprises switching unit 301-b, for b=1 and 2, line transceiver bank 302-m, for m=1 and 2, and tributary transceiver bank 303, interconnected as shown.

Switching unit 301-b receives:

Switching units 301-1 and 301-2 are redundant, which enables a hot-swappable, robust architecture in which both switching units are running—except when one has been removed for repair or upgrade—but the output of only one of the switching units is used by switch complex 201 at any given moment. For example, when the output of switching unit 301-1 is used by switch complex 201 and fails, then switch complex 201 uses the output of switching unit 301-2. It is the task of line transceiver bank 302-m and tributary transceiver bank 303 to ensure that the signal path through node 101-i carries traffic through the active switching unit. It will be clear to those skilled in the art, after reading this disclosure, how to make and use equipment that can detect a failure, reassign active status to a new switching unit, and to subsequently reroute the signal path through the new active switching unit. Although switch complex 201 comprises two switching units, it will also be clear to those skilled in the art, after reading this disclosure, how to make and use systems having more than two switching units.

Switching unit 301-1 and 301-2 are separate system components, such as separate circuit cards, for reasons related to fault tolerance and ease of maintenance that are well known to those skilled in the art. Line transceiver bank 302-m and tributary transceiver bank 303 are also separate system components. It will be clear to those skilled in the art that “separate system components” can refer to other configurations wherein switching unit 301-b, line transceiver bank 302-m, and tributary transceiver bank are all separated in some way (e.g., multiple integrated circuits, multiple cabinets, etc.).

The design of switching unit 301-b is described below and with respect to FIGS. 4, 5, 15, and 16.

The design of line transceiver bank 302-1 is described in detail below and with respect to FIGS. 6, 12 through 14, and 16.

The design of line transceiver bank 302-2 is described in detail below and with respect to FIGS. 7, 12 through 14, and 16.

The design of tributary transceiver bank 303 is described in detail below and with respect to FIGS. 10, 12 through 14, and 16.

FIG. 4 depicts a block diagram of the salient components of switching unit 301-b, which comprises add/drop multiplexor 401, line transceiver bank 402-n, for n=1 and 2, and tributary transceiver bank 403, interconnected as shown.

Add/drop multiplexor 401 receives:

Add/drop multiplexor 401 is capable of functioning as:

i. an add/drop multiplexor, or

ii. a switch, or

iii. a time-slot interchanger, or

iv. any combination of i, ii, and iii.

Furthermore, add/drop multiplexor 401 is capable of:

i. adding an STS-1 from any tributary to one or more lines, or

ii. dropping an STS-1 from a line to one or more tributaries, or

iii. both i and ii.

And still furthermore, add/drop multiplexor 401 is capable of routing any STS-1 from any line or tributary to:

i. one or more lines, or

ii. one or more tributaries,

iii. both i and ii.

And yet furthermore, add/drop multiplexor 401 is capable of moving or copying any STS-1 from any time slot in any line or tributary to one or more other time slots in the same line or tributary.

The design of add-drop multiplexor 401 is described in detail below and with respect to FIGS. 5, 15, and 16.

The design of line transceiver bank 402-1 is described in detail below and with respect to FIGS. 8 and 12 through 16.

The design of line transceiver bank 402-2 is described in detail below and with respect to FIGS. 9 and 12 through 16.

The design of tributary transceiver bank 303 is described in detail below and with respect to FIGS. 10, 12 through 15 and 16.

FIG. 5 depicts a block diagram of the salient components of add/drop multiplexor 401, which comprises constituent add/drop multiplexor 501-p, for p=1 and 2. In accordance with the illustrative embodiment, constituent add/drop multiplexor (‘CAD”) 501-p is an integrated circuit.

Constituent add/drop multiplexor 501-1 receives:

Constituent add/drop multiplexor 501-2 receives:

i. an add/drop multiplexor and

ii. a switch, or

iii. a time-slot interchanger, or

iv. any combination of i, ii, and iii.

Furthermore, constituent add/drop multiplexor 501-p is capable of:

i. adding an STS-1 from any tributary to one or more lines, or

ii. dropping an STS-1 from a line to one or more tributaries, or

iii. both i and ii.

And still furthermore, constituent add/drop multiplexor 501-p is capable of routing any STS-1 from any line or tributary to:

i. one or more lines, or

ii. one or more tributaries,

iii. both i and ii.

And yet furthermore, constituent add/drop multiplexor 501-p is capable of moving or copying any STS-1 from any time slot in any line or tributary to one or more other time slots in the same line or tributary.

In accordance with the illustrative embodiment, constituent add/drop multiplexor 501-1 and constituent add/drop multiplexor 501-2 are each fabricated as identical integrated circuits.

It will be clear to those skilled in the art how to make and use add/drop multiplexor 401. For example, one architecture for making and using add/drop multiplexor 401 is taught in U.S. patent application Ser. No. 09/973,972, entitled “Composite Add/Drop Multiplexor,” filed on Nov. 9, 2001, which is incorporated by reference.

It will be clear to those skilled in the art how to make and use constituent add/drop multiplexor 501-p. For example, one architecture for making and using constituent add/drop multiplexor 501-p is taught in U.S. patent application Ser. No. 09/974,448, entitled “Switching Network,” filed on Oct. 10, 2001, which is incorporated by reference.

FIG. 6 depicts a block diagram of line transceiver bank 302-1, which comprises four loopback transceivers, loop-back transceiver 601-q, for q=1 to 4. In accordance with the illustrative embodiment, two loop-back transceivers are fabricated on a single integrated circuit. Therefore, line transceiver bank 302-1 comprises two integrated circuits.

In line transceiver bank 302-1, transceiver 601-q receives:

The design and operation of loop-back transceiver 601-q is described below and with respect to FIGS. 12 through 14.

FIG. 7 depicts a block diagram of line transceiver bank 302-2, which comprises four loop-back transceivers, loop-back transceiver 601-q, for q=5 to 8. In accordance with the illustrative embodiment, two loop-back transceivers are fabricated on a single integrated circuit. Therefore, line transceiver bank 302-2 comprises two integrated circuits.

In line transceiver bank 302-2, transceiver 601-q receives:

The design and operation of loop-back transceiver 601-q is described below and with respect to FIGS. 12 through 14.

FIG. 8 depicts a block diagram of line transceiver bank 402-1, which comprises four loop-back transceivers, loop-back transceiver 601-q, for q=9 to 12. In accordance with the illustrative embodiment, two loop-back transceivers are fabricated on a single integrated circuit. Therefore, line transceiver bank 402-1 comprises two integrated circuits.

In line transceiver bank 402-1, transceiver 601-q receives:

The loop-back function, in particular, when combined with the serializing and deserializing functions, enables switch complex 201 to be functionally flexible, scalable, hot-swappable, and hot-sparable. The design and operation of loop-back transceiver 601-q is described below and with respect to FIGS. 12 through 14.

FIG. 9 depicts a block diagram of line transceiver bank 402-2, which comprises four loop-back transceivers, transceiver 601-q, for q=13 to 16. In accordance with the illustrative embodiment, two loop-back transceivers are fabricated on a single integrated circuit. Therefore, line transceiver bank 402-2 comprises two integrated circuits.

Loop-back transceiver 601-q receives:

The loop-back function, in particular, when combined with the serializing and deserializing functions, enables switch complex 201 to be functionally flexible, scalable, hot-swappable, and hot-sparable. The design and operation of loop-back transceiver 601-q is described below and with respect to FIGS. 12 through 14.

FIG. 10 depicts a block diagram of tributary transceiver bank 303, which comprises sixteen loop-back transceivers, loop-back transceiver 601-q, for q=17 to 32. In accordance with the illustrative embodiment, two loop-back transceivers are fabricated on a single integrated circuit. Therefore, tributary transceiver bank 303 comprises eight integrated circuits.

In tributary transceiver bank 303, transceiver 601-q receives:

The design and operation of loop-back transceiver 601-q is described below and with respect to FIGS. 12 through 14.

FIG. 11 depicts a block diagram of tributary transceiver bank 403, which comprises sixteen loop-back transceivers loop-back transceiver 601-q, for q=33 to 48. In accordance with the illustrative embodiment, two loop-back transceivers are fabricated on a single integrated circuit. Therefore, tributary transceiver bank 403 comprises eight integrated circuits.

Loop-back transceiver 601-q receives:

The design and operation of loop-back transceiver 601-q is described below and with respect to FIGS. 12 through 14.

FIGS. 12, 13, and 14 each depict block diagrams of three alternative embodiments of loopback transceiver 601-q.

Each of the three alternative embodiments comprises a serializer, serializer 1101, that serializes a series of r-bit words into a series of s-bit words. It will be clear to those skilled in the art how to make and use serializer 1101. For example, U.S. patent application Ser. No. 10/011,938, entitled “Serializer,” filed on Dec. 5, 2001, which is incorporated by reference, teaches a serializer that is suitable for use with some embodiments of the present invention. Although loop-back transceiver 601-q serializes r-bit words into s-bit words and adds parity and framing bits, it will be clear to those skilled in the art, after reading this specification, how to make and use transceivers that serialize words of different than r-bit widths into words of different than s-bits widths.

Each of the three alternative embodiments comprises one or more deserializers, deserializer 1102-1, 1102-2, and 1101-3, that deserialize a series of s-bit words into a series of r-bit words. It will be clear to those skilled in the art how to make and use deserializer 1102-1, 1102-2, and 1101-3. For example, U.S. patent application Ser. No. 09/909,499, entitled “Deserializer,” filed on Jul. 20, 2001, which is incorporated by reference, teaches a deserializer that is suitable for use with some embodiments of the present invention. Although loop-back transceiver 601-q deserializes s-bit words into r-bit words, it will be clear to those skilled in the art, after reading this specification, how to make and use transceivers that deserialize words of other than s-bit widths into words of other than r-bit widths.

Whenever system components on different assemblies communicate, the bit error rate for signals transmitted between the components tends to be higher than for system components that are fabricated on one assembly. Similarly, whenever system components on different assemblies communicate, the skew for signals transmitted between the components tends to be greater than for system components that are fabricated on one assembly. In accordance with the illustrative embodiment, line transceiver bank 402-1 is fabricated on a different assembly than is line transceiver bank 302-1, line transceiver bank 402-2 is fabricated on a different assembly than is line transceiver bank 302-2, and tributary transceiver bank 303 is fabricated on a different assembly than is tributary transceiver bank 403. Therefore, line transceiver bank 302-1, 302-2, 402-1, and 402-2, and tributary transceiver banks 303 and 403 incorporate mechanisms for forward error correction and symbol and word synchronization. It will be clear to those skilled in the art how to make and use these mechanisms. For example, U.S. patent application Ser. No. 10/014,371, entitled “Forward Error Correction and Framing Protocol,” filed Jan. 8, 2002, which is incorporated by reference, teaches a protocol for use with a serializer for adding parity and framing bits to a serialized bit stream so that forward error correction and symbol and word synchronization can be performed.

FIG. 12 depicts the first illustrative embodiment of loop-back transceiver 601-q, which comprises serializer 1101, deserializer 1102-1, deserializer 1102-2, and multiplexor 1103.

Serializer 1101 serializes the series of r-bit words on bus 601-q-1 into a series of s-bit words, wherein r and s are both positive integers and r≧s. Serializer 1101 also adds parity bits to the signal on bus 601-q-1 to enable forward error correction and also adds framing bits to the signal on bus 601-q-1 to enable frame, word, and symbol synchronization.

The output signal of serializer 1101 is passed through two drivers for driving the output signal off of loop-back transceiver 601-q via two different sets of pads associated with each of buses 601-q-5 and 601-q-6.

Deserializer 1102-1 deserializes the series of s-bit words on bus 601-q-3 into a series of r-bit words. Deserializer 1102-1 also performs forward error correction and frame, word, and symbol synchronization on the series of s-bit words on bus 601-q-3.

Deserializer 1102-2 deserializes the series of s-bit words on bus 601-q-4 into a series of r-bit words. Deserializer 1102-2 also performs forward error correction and frame, word, and symbol synchronization on the series of s-bit words on bus 601-q-4.

All of the deserializers in a transceiver bank cooperate to perform word synchronization, as is taught in U.S. patent applications Ser. No. 09/909,499 and 10/014,371.

Multiplexor 1103 selects the signal on bus 601-q-2 from the output signal of deserializer 1102-1, the output signal of deserializer 1102-2, and the signal on bus 601-q-1. When multiplexor 1103 selects the signal on bus 601-q-2 from the signal on bus 601-q-1, the signal is looped back into the relevant add/drop multiplexor. This is useful for providing a conduit when performing automatic protection switching. Multiplexor 1103 also enables line transceiver bank 302-1 and 302-2 and tributary transceiver bank 303 to decide whether to use the output of switching unit 301-1 or 301-2, which is useful in enabling switch complex 201 to be hot-swappable and hot-sparable.

FIG. 13 depicts the second illustrative embodiment of loop-back transceiver 601-q which comprises serializer 1101, deserializer 1102-1, deserializer 1102-2, and deserializer 1102-3, and multiplexor 1103. Serializer 1101 serializes the series of r-bit words on bus 601-q-1 into a series of s-bit words. Serializer 1101 also adds parity bits to the signal on bus 601-q-1 to enable forward error correction and also adds framing bits to the signal on bus 601-q-1 to enable frame, word, and symbol synchronization.

The output signal of serializer 1101 is passed through two drivers for driving the output signal off of loop-back transceiver 601-q via two pads, corresponding to bus 601-q-5 and 601-q-6.

Deserializer 1102-1 deserializes the series of s-bit words on bus 601-q-3 into a series of r-bit words. Deserializer 1102-1 also performs forward error correction and frame, word, and symbol synchronization on the series of r-bit words on bus 601-q-3.

Deserializer 1102-2 deserializes the series of s-bit words on bus 601-q-4 into a series of r-bit words. Deserializer 1102-2 also performs forward error correction an frame, word, and symbol synchronization on the signal on bus 601-q-4.

Deserializer 1102-3 deserializes the series of s-bit words output by serializer 1101 into a series of r-bit words. Deserializer 1102-3 also performs forward error correction and frame, word, and symbol synchronization on the output signal of serializer 1101.

Multiplexor 1103 selects the signal on bus 601-q-2 from the output signals of deserializer 1102-1, deserializer 1102-2, and deserializer 1102-3. When multiplexor 1103 selects the signal on bus 601-q-2 from the signal on bus 601-q-1, the signal is looped back into the relevant add/drop multiplexor. This is useful for providing a conduit when performing automatic protection switching. Multiplexor 1103 also enables line transceiver bank 302-1 and 302-2 and tributary transceiver bank 303 to decide whether to use the output of switching unit 301-1 or 301-2, which is useful in enabling switch complex 201 to be hot-swappable and hot-sparable.

FIG. 14 depicts the third illustrative embodiment of loop-back transceiver 601-q, which comprises serializer 1101, deserializer 1101-1, deserializer 1101-1, multiplexor 1104, and multiplexor 1105. Serializer 1101 serializes the series of r-bit words on bus 601-q-1 into a series of s-bit words. Serializer 1101 also adds parity bits to the signal on bus 601-q-1 to enable forward error correction and also adds framing bits to the signal on bus 601-q-1 to enable frame, word, and symbol synchronization.

The output signal of serializer 1101 is passed through two drivers for driving the output signal off of loop-back transceiver 601-q via two pads, corresponding to bus 601-q-5 and 601-q-6.

Multiplexor 1105 selects the input into deserializer 1102-1 from the output of serializer 1101 and the series of s-bit words on bus 601-q-3.

Deserializer 1102-1 deserializes the output series of s-bit words of multiplexor 1105 into a series of r-bit words. Deserializer 1102-1 also performs forward error correction and frame, word, and symbol synchronization on the output signal of multiplexor 1105.

Deserializer 1102-2 deserializes the series of s-bit words on bus 601-q-4 into a series of r-bit words. Deserializer 1102-2 also performs forward error correction and frame, word, and symbol synchronization on the signal on bus 601-q-4.

Multiplexor 1104 selects the signal on bus 601-q-2 from the output signal of deserializer 1102-1 and the output signal of deserializer 1102-2.

When multiplexor 1104 selects the signal on bus 601-q-2 from the signal on bus 601-q-1, the signal is looped back into the relevant add/drop multiplexor. This is useful for providing a conduit when performing automatic protection switching. Multiplexor 1103 also enables line transceiver bank 302-1 and 302-2 and tributary transceiver bank 303 to decide whether to use the output of switching unit 301-1 or 301-2, which is useful in enabling switch complex 201 to be hot-swappable and hot-sparable.

There are advantages to each of the three alternative embodiments of loop-back transceiver 601-q as they are depicted in FIGS. 12, 13, and 14. In the first illustrative embodiment depicted in FIG. 12, the loop-back bus requires a minimal change in hardware, requiring no additional deserializer or multiplexor and resulting in relatively low cost for the loop-back bus. Specifically, to support the loop-back bus, multiplexor 1103 must handle three input signals instead of two.

In the second illustrative embodiment depicted in FIG. 13, the loop-back bus is achieved by using a frame-encoded signal at the output of serializer 1101. This method offers high reliability, important for high-speed applications in particular. Since the looped back signal is passed through a deserializer, as are the serialized inputs to loop-back transceiver 601-q, there is a lack of relative delay between the unserialized inputs to multiplexor 1103.

In the third illustrative embodiment depicted in FIG. 14, the loop-back bus is also achieved by using a frame-encoded signal at the output of serializer 1101. This method offers high reliability, important for high-speed applications in particular. This looped-back signal must then be selected by multiplexor 1105 and deserialized. This approach is attractive if multiplexor 1105 can be implemented at low cost and if the relative delay into multiplexor 1104 is tolerable.

Input 601-q-3 is not used in the loop-back transceivers used in line transceiver 402-1, 402-2, and tributary transceiver 403.

FIG. 15 depicts a block diagram of switching unit 301-b, in which the interconnections between add/drop multiplexor 401, line transceiver bank 402-1, and line transceiver bank 402-2 are shown so as to highlight the criss-cross nature of the loop-back mechanism in switching unit 301-b. Note that the buses interconnecting add/drop multiplexor 401 with line transceiver block 402-1 and with line transceiver block 402-2 are in a criss-cross pattern. The criss-cross pattern is a characteristic of the architecture in the illustrative embodiment of the present invention, in which loop-back transceiver 601-q processes signals bi-directionally, constituent add/drop multiplexor 501-1 processes line signals traveling from right to left (as depicted), and constituent add/drop multiplexor 501-2 processes line signals traveling from left to right (as depicted).

FIG. 16 depicts a block diagram of the functional signal flows through switch complex 201. FIG. 16 depict the buses throughout switch complex 201, in relation to the four (4) constituent add/drop multiplexors (“CADM”) and the eight logical multiplexors in switch complex 201.

Constituent add/drop multiplexor 1601-1 is constituent add/drop multiplexor 501-1 in switching unit 301-1. Constituent add/drop multiplexor 1601-2 is constituent add/drop multiplexor 501-2 in switching unit 301-1. Constituent add/drop multiplexor 1601-3 is constituent add/drop multiplexor 501-1 in switching unit 301-2. Constituent add/drop multiplexor 1601-4 is constituent add/drop multiplexor 501-2 in switching unit 301-2.

Multiplexor 1611-1 is the aggregate multiplexor found in the loop-back transceivers in line transceiver bank 402-1 in switching unit 301-1. Multiplexor 1611-2 is the aggregate multiplexor found in the loop-back transceivers in line transceiver bank 402-2 in switching unit 301-1. Multiplexor 1611-3 is the aggregate multiplexor found in the loop-back transceivers in line transceiver bank 402-1 in switching unit 301-2. Multiplexor 1611-4 is the aggregate multiplexor found in the loop-back transceivers in line transceiver bank 402-2 in switching unit 301-2.

Multiplexor 1621-1 is the aggregate multiplexor found in the loop-back transceivers in line transceiver 302-1 and multiplexor 1621-2 is the aggregate multiplexor found in the loop-back transceivers in line transceiver 302-2.

Multiplexor 1631-1 and multiplexor 1631-2 are together found in the loop-back transceivers in tributary transceiver bank 303.

It is to be understood that the above-described embodiments are merely illustrative of the present invention and that many variations of the above-described embodiments can be devised by those skilled in the art without departing from the scope of the invention. It is therefore intended that such variations be included within the scope of the following claims and their equivalents.

Pitio, Walter Michael

Patent Priority Assignee Title
11240064, Jan 28 2015 UMBRA TECHNOLOGIES LTD. System and method for a global virtual network
11271778, Apr 07 2015 UMBRA TECHNOLOGIES LTD. Multi-perimeter firewall in the cloud
11418366, Apr 07 2015 UMBRA TECHNOLOGIES LTD. Systems and methods for providing a global virtual network (GVN)
11503105, Dec 08 2014 UMBRA TECHNOLOGIES LTD. System and method for content retrieval from remote network regions
11558347, Jun 11 2015 UMBRA TECHNOLOGIES LTD. System and method for network tapestry multiprotocol integration
11630811, Apr 26 2016 UMBRA TECHNOLOGIES LTD. Network Slinghop via tapestry slingshot
11681665, Dec 11 2015 UMBRA TECHNOLOGIES LTD. System and method for information slingshot over a network tapestry and granularity of a tick
11711346, Jan 06 2015 UMBRA TECHNOLOGIES LTD System and method for neutral application programming interface
11743332, Apr 26 2016 UMBRA TECHNOLOGIES LTD. Systems and methods for routing data to a parallel file system
11750419, Apr 07 2015 UMBRA TECHNOLOGIES LTD. Systems and methods for providing a global virtual network (GVN)
11789910, Apr 26 2016 UMBRA TECHNOLOGIES LTD. Data beacon pulser(s) powered by information slingshot
11799687, Apr 07 2015 UMBRA TECHNOLOGIES LTD. System and method for virtual interfaces and advanced smart routing in a global virtual network
11881964, Jan 28 2015 UMBRA TECHNOLOGIES LTD. System and method for a global virtual network
7613125, Dec 28 2005 WSOU Investments, LLC Method and apparatus for temporal alignment of multiple parallel data streams
Patent Priority Assignee Title
5442620, Mar 26 1992 AT&T IPM Corp Apparatus and method for preventing communications circuit misconnections in a bidirectional line-switched ring transmission system
5740157, May 21 1992 ALCATEL NETWORK SYSTEMS, INC Distributed control methodology and mechanism for implementing automatic protection switching
5793746, Apr 29 1996 International Business Machines Corporation; IBM Corporation Fault-tolerant multichannel multiplexer ring configuration
6088371, Apr 05 1995 Hitachi, Ltd. Up-grading method for transmission apparatus
6317426, Jun 03 1999 Fujitsu Limited Method and apparatus for hybrid protection in a switching network
6359859, Jun 03 1999 FUJITSU NETWORK COMMUNICATIONS, INC Architecture for a hybrid STM/ATM add-drop multiplexer
6522671, May 10 1999 CIENA LUXEMBOURG S A R L ; Ciena Corporation Protocol independent sub-rate device
6587470, Mar 22 1999 CISCO TECHNOLOGY, INC , A CALIFORNIA CORP Flexible cross-connect with data plane
6748469, Jan 31 2001 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Parallel/serial SCSI with legacy support
6944190, Sep 14 2000 CYRAS SYSTEMS, LLC Methods and apparatuses for serial transfer of SONET framed data between components of a SONET system
20010046207,
/////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Mar 28 2002PITIO, WALTER MICHAELPARAMA NETWORKS, INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0127590489 pdf
Mar 29 2002Bay Microsystems, Inc.(assignment on the face of the patent)
Sep 07 2005PARAMA NETWORKS, INC BAY MICROSYSTEMS, INC ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0167930365 pdf
Dec 29 2008BAY MICROSYSTEMS, INC COMERICA BANKSECURITY AGREEMENT0220430030 pdf
Jan 30 2014COMERICA BANKBAY MICROSYSTEMS, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0320930430 pdf
Date Maintenance Fee Events
Jun 07 2010M2551: Payment of Maintenance Fee, 4th Yr, Small Entity.
Jul 18 2014REM: Maintenance Fee Reminder Mailed.
Dec 05 2014M2552: Payment of Maintenance Fee, 8th Yr, Small Entity.
Dec 05 2014M2555: 7.5 yr surcharge - late pmt w/in 6 mo, Small Entity.
Jul 16 2018REM: Maintenance Fee Reminder Mailed.
Nov 30 2018M2553: Payment of Maintenance Fee, 12th Yr, Small Entity.
Nov 30 2018M2556: 11.5 yr surcharge- late pmt w/in 6 mo, Small Entity.


Date Maintenance Schedule
Dec 05 20094 years fee payment window open
Jun 05 20106 months grace period start (w surcharge)
Dec 05 2010patent expiry (for year 4)
Dec 05 20122 years to revive unintentionally abandoned end. (for year 4)
Dec 05 20138 years fee payment window open
Jun 05 20146 months grace period start (w surcharge)
Dec 05 2014patent expiry (for year 8)
Dec 05 20162 years to revive unintentionally abandoned end. (for year 8)
Dec 05 201712 years fee payment window open
Jun 05 20186 months grace period start (w surcharge)
Dec 05 2018patent expiry (for year 12)
Dec 05 20202 years to revive unintentionally abandoned end. (for year 12)