The present invention relates to a controlled current source having a control input, in particular for digital/analogue converters in continuous-time sigma/delta modulators, having a current source (4) with a control input which generates an output current dependent on a control voltage applied to the control input, and having a controller (7) for converting a clock signal into a voltage signal, with the controller (7) being connected to the current source (4) in such a manner that the voltage signal is applied as a control voltage to the control input of the current source (4). The controller is designed to is designed to convert the clock signal into a voltage signal which has within a clock duration a reproducible curve ending with a falling flank. Using the present controlled current source in a digital/analogue converter in a feedback branch of a continuous-time sigma/delta modulator permits realizing a sigma/delta modulator which is essentially insensitive to clock jitter.
|
11. A method of operating a sigma/delta analogue/digital converter having a continuous time sigma/delta modulator, in which a feedback signal is generated for said sigma/delta modulator by switching on and off dependent on a clock signal of said sigma/delta modulator a current source, which supplies an output current dependent on a control voltage, wherein said control voltage of said current source is selected in such a manner that it has within each clock duration a reproducible curve which ends with a falling flank.
1. A controlled current source having a control input, in particular for digital/analogue converters in continuous-time sigma/delta modulators, which generates an output current dependent on a control voltage applied to said control input, and having a controller for converting a clock signal into a voltage signal, with said controller being connected to said current source in such a manner that said voltage signal is applied as a control voltage to said control input of said current source, wherein said controller is designed to convert said clock signal into a voltage signal which has within a clock duration a reproducible curve ending with a falling flank.
2. A controlled current source according to
3. A controlled current source according to
4. A controlled current source according to
5. A digital/analogue converter, in particular for continuous-time sigma/delta modulators, having a current source according to
6. A digital/analogue converter according to
7. A sigma/delta analogue/digital converter having a sigma/delta modulator which receives a feedback signal via a feedback branch, wherein in said feedback branch, a digital/analogue converter according to
8. A sigma/delta analogue/digital converter according to
9. A sigma/delta analogue/digital converter according to
10. A sigma/delta analogue/digital converter according to
12. A method according to
13. A method according to
14. A method according to
15. A method according to
16. A method according to
|
This application is a 371 of PCT/DE03/03321 filed Oct. 7, 2003.
The present invention relates to a controlled current source, which generates an output current dependent on a control voltage applied at a control input, the controlled current source having a controller for converting a clock signal into a voltage signal. The controller is connected to the current source in such a manner that the voltage signal is applied to the control input of the current source as a control voltage. Furthermore, the invention relates to a digital/analogue converter with the controlled current source, to a sigma/delta analogue/digital converter having a continuous-time sigma/delta modulator with the digital/analogue converter as well as to a method of operation.
In recent years, new technologies permitted distinctly improving sigma/delta analogue/digital converters as well as their main component, the sigma/delta modulator, with regard to resolution and conversion rates, making it possible to use sigma/delta analogue/digital converters in applications ranging from high resolution audio converters to front end circuits of mobile network systems (GSM,UMTS) and to interfaces in communication and information technologies (DSL, cable). These applications use very high conversion rates, which together with the resampling utilized in these systems require very high system velocities, respectively very high sampling frequencies, which on the other hand make very high demands on the individual components of the sigma/delta modulator.
Sigma/delta modulators have hitherto usually been realized time discretely in switched capacitor (SC) technology. This technology possesses good properties regarding component matching, simulateability and other features. The high speed requirements of the new applications, however, make it difficult to realize time-discrete sigma/delta modulators, because, for one, the velocity demands on the SC system components are many times greater than the system velocity itself. Furthermore, the sampling/hold elements (S/H) are always more difficult to realize for high velocities and ultimately meeting the velocity requirements leads to high current consumption, which in many applications, such as use in mobile systems, should be avoided.
For these and other reasons, so-called continuous-time sigma/delta modulators utilizing resistance-capacitance integrators, GmC integrators or the like have been developed. The system components of these circuits are less critical with regard to velocity demands which make them suited for use in new fields of application in communication electronics. On the other hand, continuous-time sigma/delta modulators are much more sensitive to some non-idealities in a daily industrial environment. In this, so-called clock jitter, ie. straggling of the system clock frequency, plays a significant role. These fluctuations are not critical in time-discrete sigma/delta modulators, because there all the signals have assumed their final value before the system cycle switches the next time. In this case, the main source of error is falsified sampling of the input signal (S/H) due to clock jitter. In continuous-time sigma/delta modulators, however, this system cycle switches the feedback signal of the digital/analogue converter (DAC). In this case, straggling switching due to clock jitter results in a straggling feedback error, which can reduce the overall resolution of the system considerably. Depending on resolution realization, etc., the maximum tolerable clock jitter in continuous-time circuits is more than two to three decades less than in a comparable time-discrete circuit.
To alleviate this problem when using continuous-time sigma/delta modulators, for example, in “Neue DAU-Rückkopplung für zeitkontinuierliche SD-Modulatoren, ITG-Tagung, VDI, 2000 or in Clock Jitter Insensitive Continous-Time ΣΔ Modulators”, International Conference and Electronics, Circuits and Systems, ICECS 01, M. Ortmann et al propose a digital/analogue converter in the feedback branch in which an additional capacity is utilized. Such a type of embodiment is shown schematically in
This technology has the advantage over time-discrete realizations of sigma/delta modulators that the required slew rate of the employed amplifiers is distinctly reduced by the introduced resistance RR. On the other hand, however, the used amplifier must have a greater bandwidth than conventional continuous-time modulators do in order to be able to charge the current pulse applied to it by the discharge of the capacitor quickly to the integration capacitor. Not selecting the bandwidth of the amplifier large enough results, on the one hand, in a malfunction which influences the maximum resolution of the modulator and, on the other hand, can also lead to artificial slowing down of the discharge of the capacitor, which for its part can lead to greater jitter sensitivity.
Another drawback of the aforementioned technology is that variable as possible implementation of the described digital/analogue converter requires for each feedback path a resistance, via which discharging occurs, as well as two capacitors which are charged to one of the two reference voltages respectively and of which, dependent on the actual digital modulator input clock signal, respectively output clock signal, one reference voltage is discharged over the resistance per cycle, which increases the number of components and thus the chip area required for production and thus creates additional costs.
The high signal peaks flowing on the integrator at the start of the discharge result in changing its input voltage behavior. In particular, the input common mode voltage changes abruptly before it can be adjusted back to its actual value by the so-called common mode feedback (CMFB). If this takes longer than the duration of a cycle or the common mode voltage varies for other reasons from one cycle to the next, for example due to modulation of the amplifier, the feedback signal also varies, because the current i flowing to the integrator follows the equation:
VRef is one of the reference voltages, VCM the amplifier common mode voltage, R the feedback resistance and C the feedback capacitor. It is readily evident that a variation of VCM changes the feedback signal. However, that means that, dependent on the duration of the cycle with the clock jitter, an error is introduced, which diminishes the resolution.
A further drawback of the described solution comes to light in so-called multibit realizations of the modulator, in which more than one bit is resolved inside the quantizer, increasing, on the one-hand, the stability and, on the other hand, the resolution of the modulator. However, this places high demands on the linearity of the digital/analogue converter in the feedback branch, which now must have the linearity of the entire system. Some realizations of this technology provide for a convenient layout by dividing the feedback elements into unit elements and statistically distributing these elements on the existent area in order to obtain equidistant digital/analogue converter steps. Moreover, there are prior art techniques that interconnect the unit sources quasi accidentally to the desired value in order to average out the error in this manner. One such technique, for example, is known under the term dynamic element matching. In all these techniques, with the hitherto solution of the clock jitter insensitive digital/analogue converter, one faces enormous problems, because two elements, resistance and capacitor, must be embedded with other unit elements of this type in the existent technology.
Based on this state of the art, the object of the present invention is to provide a device that permits the realization of a digital/analogue converter for a continuous-time sigma/delta modulator in which the continuous-time modulator shows less sensitivity to clock jitter. The aforementioned disadvantages should also be avoided with this digital/analogue converter.
The object of the present invention is achieved with the controlled current source described in claim 1. The claims 5, 7 and 11 describe a digital/analogue converter, a sigma/delta analog/digital converter and a method of operation, in which the proposed current source is utilized to reduce sensitivity to clock jitter.
The present controlled current source, in particular for digital/analogue converters in continuous time sigma/delta modulators, having a control input which generates an output current dependent on a control voltage applied to the control input, is provided with a controller for converting a clock signal into a voltage signal, with the controller being connected to the current source in such a manner that the voltage signal is applied as a control voltage to the control input of the current source. The controlled current source is distinguished by the controller being designed to convert the clock signal into a voltage signal which has within a clock duration a reproducible curve which ends with a falling flank.
In this controlled current source, the control voltage, which usually is the gate/base voltage of the current source, is not held constant over the entire clock period, but rather is reproducibly fed with a falling signal flank. This signal flank must limit the current within a clock cycle to sufficiently small values so that any premature or delayed switching-off due to clock jitter causes a sufficiently small error in a downstream application which requires provision of constant current packages independent of clock jitter.
In a preferred embodiment, to convert a digital signal into a current signal, the controlled current source is implemented in a digital/analogue converter, hereinafter referred to as current source digital/analogue converter. The digital signal is connected to the current source or to the controller. The error clock jitter causes in the integrator of a continuous-time sigma/delta modulator can be kept very small in this manner and consequently remains without any effect.
If such a type digital/analogue converter is used in the feedback branch of a sigma/delta modulator, the feedback signal, respectively the feedback current is directly generated by switching the current source on or off. This method is very insensitive to voltage fluctuations at the integrator input as the desired current from a current source is ideally supplied independent of the voltage applied thereto. Furthermore, current source digital/analogue converters can be implemented very well as multibit digital/analogue converters, because unit current sources, usually transistors, are employed. All the prior art linearization techniques can continue to be utilized. Moreover, using current source digital/analogue converters results in a reduction of the chip area required for fabrication, which saves production costs. Due to the generation of a control voltage for the current source by means of a voltage pulse, which reproducibly falls within the clock duration via a falling flank from a maximum value to a minimum value, the output current of the current source also has such a falling flank. In this manner, it is achieved that the error caused by improper switching of the system cycle due to clock jitter is sufficiently small. With favorable setting of the falling flank and of the minimum value, the influence of the error on the resolution of the sigma/delta modulator is negligible as the fluctuations only affect in the range of the minimum value and therefore do not cause any major deviations in an integration.
The proposed implementation of a digital/analogue converter equipped with a controlled current source according to the present invention in a sigma/delta modulator is very simple as usual perhaps even already implemented current source digital/analogue converters including all the linearization techniques, single bit and multibit, can be employed. For clock jitter insensitive implementation, the falling flank must only be reproducibly provided, in the ideal case only once for the entire modulator. The current pulse supplied by the current source is largely independent of the common-mode-input voltage (VCM) of the integrator. Feedback due to the fluctuations VCM will, therefore only vary a little in the real implementation, which again results in improved jitter insensitivity.
In implementation of the sigma/delta modulator with Gm-C integrators, the current source can also be connected directly to the integration capacitors of the modulator, respectively to the Gm-C integrators, which then integrate the current up to the output voltage. The Gm cell to convert the input voltage signal into a proportional current is not burdened by the high feedback current pulse so that it only has to be provided with a conventional low slew rate and a small bandwidth.
Transistors which run in saturation operation are preferably utilized as the current source, respectively the current sources. In a MOS transistor, this saturation operation is realized by a drain-source voltage, which is greater than the effective gate-source voltage. The output current is largely independent of the drain-source voltage. The transistor is applied with the emitter (source) at the constant potential, the collector (drain) at the to-be-supplied node, in particular at the integration inputs of the modulator, and with the base (gate) at the control potential of the controller. The potential at the base in conjunction with the W/L ratio of the transistor sets the output current with the reproducible falling flank of the current source realized in this manner. In the present case, this potential is varied within a clock duration in such a manner that it falls from a maximum value to a minimum value.
Moreover, other circuits, which for example realize an improved current source with a higher inner resistance by means of a cascode transistor or in the form of a current source realization according to Wilson or Widlar, can of course also be employed. The essential feature of the present digital/analogue converter is not the actual current source but rather the controller which triggers the current source with the falling control voltage.
The controller can be realized in various ways. Any controller that supplies a reproducible voltage which either first rises and then reproducibly falls again to the initial value or that starts at a starting value and falls to an end value. The precondition is that the values in each clock phase within modulator resolution are the same and that the value applied as the control signal to the current source at the end of a clock phase generates a sufficiently low current in such a manner that a wrong switching time point of the clock results in a sufficiently small error.
An example of such a controller is a circuit comprising a capacitor C and a resistance R. The capacitor C is previously charged to the reference voltage and discharged over the resistance R to mass. The discharge voltage setting in is utilized as the control signal of the current source digital/analogue converter.
In a further embodiment of the controller, a so-called slope converter is employed to obtain a defined rising and falling flank of the current source control signal, which may also run linearly. Such a slope converter can, for example, be a resistance-capacitance integrator having a voltage source or a current source with a charge capacity. First, the clock signal is integrated to a reference voltage value on a capacitor. After switching of a comparator, deintegration to generate the falling flank occurs. Then, the integration capacity is discharged to zero. This procedure is repeated in the next clock phase.
The present invention is made more apparent in the following using preferred embodiments with reference to the accompanying drawings.
The embodiments of the known state-of-the-art sigma/delta modulators according to
The bottom part of this figure shows the clocked output signal î(t) of the current source dependent on time. As can clearly be seen, fluctuation in the duration of the clock signal influences the length of the generated current pulse, which can lead to considerable errors in the subsequent integration in the modulator.
Use of a digital/analogue converter having a controlled current source according to the present invention distinctly reduces this sensitivity to clock jitter.
A sigma/delta modulator, as shown for example in
In addition to these embodiments, other current sources and other devices familiar to someone skilled in the art which yield a corresponding temporal course of the control voltage v(t) dependent of a clock signal may, of course, also be utilized.
Manoli, Yiannos, Gerfers, Friedel, Ortmanns, Maurits
Patent | Priority | Assignee | Title |
10862503, | Dec 10 2018 | STMicroelectronics International N.V. | Clock jitter measurement using signal-to-noise ratio degradation in a continuous time delta-sigma modulator |
7486214, | Sep 04 2007 | Infineon Technologies AG | Tuning methods for loop-filters of continuous-time sigma-delta modulators |
7659840, | Feb 15 2008 | Analog Devices, Inc. | Sigma-delta conversion circuit suitable for photocurrent measurement applications |
7671773, | Nov 30 2007 | Infineon Technologies AG | Jitter insensitive single bit digital to analog converter |
7796072, | Sep 04 2007 | Infineon Technologies AG | Multiple mode sigma-delta modulator |
7825841, | Dec 22 2005 | TELEFONAKTIEBOLAGET LM ERICSSON PUBL | Adjusting an input signal level of a Sigma-Delta converter |
8035538, | Feb 15 2008 | Analog Devices, Inc. | Sigma-delta conversion circuit suitable for photocurrent measurement applications |
8937567, | Sep 07 2010 | PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO , LTD | Delta-sigma modulator, integrator, and wireless communication device |
9212951, | Jul 01 2010 | PANASONIC INTELLECTUAL PROPERTY MANAGEMENT CO , LTD | Object detection device |
Patent | Priority | Assignee | Title |
4509037, | Jun 12 1981 | Lockheed Martin Corporation | Enhanced delta modulation encoder |
4737702, | Jun 07 1982 | UNOVA, INC | Battery charging control system particularly for hand held device |
4998109, | Dec 13 1989 | Analog to digital conversion device by charge integration using delay-line time measurement | |
5227795, | May 31 1990 | Hitachi, LTD | Over-sampling analog-to-digital converter using a current switching circuit as a local digital-to-analog converter |
6507301, | Jul 07 2000 | DSP Group Switzerland AG | Sigma-delta modulator with an adjustable feedback factor |
20020011945, | |||
20050093725, | |||
20050206543, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 07 2003 | Infineon Technologies AG | (assignment on the face of the patent) | / | |||
May 20 2005 | MANOLI, YIANNOS | Albert-Ludwigs-Universitat Freiburg | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017259 | /0544 | |
May 25 2005 | ORTMANNS, MAURITS | Albert-Ludwigs-Universitat Freiburg | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017259 | /0544 | |
Jun 08 2005 | GERFERS, FRIEDEL | Albert-Ludwigs-Universitat Freiburg | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017259 | /0544 | |
Dec 16 2005 | ALBERT LUDWIG UNIVERSITY FREIBURG | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018507 | /0943 | |
Jan 31 2011 | Infineon Technologies AG | Intel Mobile Communications Technology GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027548 | /0623 | |
Oct 31 2011 | Intel Mobile Communications Technology GmbH | Intel Mobile Communications GmbH | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 027556 | /0709 | |
May 07 2015 | Intel Mobile Communications GmbH | INTEL DEUTSCHLAND GMBH | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 037057 | /0061 | |
Jul 08 2022 | INTEL DEUTSCHLAND GMBH | Intel Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 061356 | /0001 |
Date | Maintenance Fee Events |
Jun 11 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 21 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 30 2018 | REM: Maintenance Fee Reminder Mailed. |
Jan 21 2019 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Dec 19 2009 | 4 years fee payment window open |
Jun 19 2010 | 6 months grace period start (w surcharge) |
Dec 19 2010 | patent expiry (for year 4) |
Dec 19 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 19 2013 | 8 years fee payment window open |
Jun 19 2014 | 6 months grace period start (w surcharge) |
Dec 19 2014 | patent expiry (for year 8) |
Dec 19 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 19 2017 | 12 years fee payment window open |
Jun 19 2018 | 6 months grace period start (w surcharge) |
Dec 19 2018 | patent expiry (for year 12) |
Dec 19 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |