Structures and methods for write once read only memory employing floating gates are provided. The write once read only memory cell includes a floating gate transistor formed in a modified dynamic random access memory (dram) fabrication process. The floating gate transistor has a first source/drain region, a second source/drain region, a channel region between the first and the second source/drain regions, a large work function floating gate separated from the channel region by a gate insulator, and a control gate is separated from the floating gate by a gate dielectric. A plug is coupled to the first source/drain region and couples the first source/drain region to an array plate. A transmission line is coupled to the second source/drain region. The floating gate transistor can be programmed in two directions to trap charge in the high work function floating gate.
|
7. A write once read only memory cell, comprising:
a floating gate transistor formed according to a modified dram fabrication process, the floating gate transistor including;
a source region;
a drain region;
a channel region between the first and the second source/drain regions;
a floating gate separated from the channel region by a gate insulator; wherein the floating gate is formed of a refractory metal selected from the group of molybdenum (Mo) and tungsten (W); and
a control gate separated from the floating gate by a gate dielectric;
a wordline coupled to the control gate;
an array plate coupled to the source region;
a bit line coupled to the drain region; and
wherein the floating gate transistor is a programmed floating gate transistor having a charge trapped in the floating gate.
1. A write once read only memory cell, comprising:
a floating gate transistor, the floating gate transistor including;
a first source/drain region;
a second source/drain region;
a channel region between the first and the second source/drain regions;
a floating gate separated from the channel region by a gate insulator; wherein the floating gate is formed of a material having a vacuum work function larger than 4.1 eV; and
a control gate separated from the floating gate by a gate dielectric;
a plug coupled to the first source/drain region, wherein the plug couples the first source/drain region to an array plate;
a transmission line coupled to the second source/drain region; and
wherein the floating gate transistor is a programmed floating gate transistor having a charge trapped in the floating gate such that the programmed floating gate transistor operates at reduced drain source current.
2. A write once read only memory cell, comprising:
a floating gate transistor, the floating gate transistor including;
a first source/drain region;
a second source/drain region;
a channel region between the first and the second source/drain regions;
a floating gate separated from the channel region by a gate insulator;
wherein the floating gate is formed of a refractory metal selected from the group of molybdenum (Mo) and tungsten (W) having a vacuum work function approximately equal to 4.7 eV;and
a control gate separated from the floating gate by a gate dielectric;
a plug coupled to the first source/region, wherein the plug couples the first source/drain region to an array plate;
a transmission line coupled to the second source/drain region; and
wherein the floating gate transistor is a programmed floating gate transistor having a
charge trapped in the floating gate such that the programmed floating gate transistor operates at reduced drain source current.
4. A write once read only memory cell, comprising:
a floating gate transistor, the floating gate transistor including;
a first source/drain region;
a second source/drain region;
a channel region between the first and the second source/drain regions;
a floating gate separated from the channel region by a gate insulator; wherein the floating gate is formed of a material having a vacuum work function largr than 4.1 eV; and
a control gate separated from the floating gate by a gate dielectric;
a plug coupled to the first source/drain region, wherein the plug couples the first source/drain region to an array plate;
a transmission line coupled to the second source/drain region; and
wherein the floating gate transistor is a programmed floating gate transistor having a charged trapped in the floating gate such that the programmed floating gate transistor operates at reduced drain source current;
wherein the floating gate includes a heavily doped p-type polysilicon with a vacuum work function of 5.4 eV.
3. A write once read o nly memory cell, comprising:
a floating gate transistor, the floating gate transistor including;
a first source/drain region;
a secon source/drain region;
a channel region between the first and the second source/drain regions;
a floating gate separated from the channel region by a gate insulator; wherein the floating gate is formed of a material having a vacuum work function larger than 4.1 eV; and
a control gate separated from the floating gate by a gate dielectric;
a plug coupled to the first source/drain region, wherein the plug couples the first source/drain region to an array plate;
a transmission line coupled to the second source/drain region; and
wherein the floating gate transistor is a programmed floating gate transistor having a charge trapped in the floating gate such that the programmed floating gate transistor operates at reduced drain source current;
wherein the floating gate material includes a large work function material selected from the group of p-type silicon germanium gates, p-type polycrystalline gate of silicon carbide, p- type polycrystalline gate of silicon oxycarbide, gallium nitride (GaN), and aluminum gallium nitride (AlGaN).
9. A memory array, comprising:
a number of write once read only floating gate memory cells, wherein each write once read only floating gate memory cell includes;
a first source/drain region;
a second source/drain region;
a channel region between the first and the second source/drain regions;
a floating gate separated from the channel region by a gate insulator; wherein the floating gate includes a large work function material selected from the group of p-type silicon germanium gates, p-type polycrystalline gate of silicon carbide, p-type polycrystalline gate of silicon oxycarbide, gallium nitride (GaN), and aluminum gallium nitride (AlGaN); and
a control gate separated from the floating gate by a gate dielectric
a number of bit lines coupled to the second source/drain region of each write once read only floating gate memory cell along rows of the memory array;
a number of word lines coupled to the control gate of each write once read only floating gate memory cell along columns of the memory array;
an array plate, wherein the first source/drain region of each write once read only floating gate memory cell is coupled to the array plate by a conductive plug; and
wherein at least one of write once read only floating gate memory cells is a programmed floating gate transistor having a charge trapped in the floating gate such that the programmed floating gate transistor operates at reduced drain source current.
14. A memory device, comprising:
a memory array, wherein the memory array includes a number of write once read only floating gate memory cells, wherein each write once read only floating gate memory cell includes;
a first source/drain region;
a second source/drain region;
a channel region between the first and the second source/drain regions;
a floating gate separated from the channel region by a gate insulator; wherein the floating gate includes a heavily doped p-type polysilicon with a vacuum work function of 5.3 eV; and
a control gate separated from the floating gate by a gate dielectric;
a number of bitlines coupled to the drain region of each write once read only floating gate memory cell along rows of the memory array;
a number of wordlines coupled to the control gate of each write once read only floating gate memory cell along columns of the memory array;
an array plate, wherein the source region of each write once read only floating gate memory cell is coupled to the array plate by a conductive plug;
a wordline address decoder coupled to the number of wordlines;
a bitline address decoder coupled to the number of bitlines;
a sense amplifier coupled to the number of bitlines; and
wherein at least one of write once read only floating gate memory cells is a programmed flash cell having a charge trapped in the floating gate such that the programmed flash cell operates at reduced drain/source current.
20. An electronic system, comprising:
a processor; and
a memory device coupled to the processor, wherein the memory device including a memory array, wherein the memory array includes a number of write once read only floating gate memory cells, wherein each write once read only floating gate memory cell includes;
a first source/drain region;
a second source/drain region;
a channel region between the first and the second source/drain regions;
a floating gate separated from the channel region by a gate insulator; wherein the floating gate is formed of a refractory metal selected from the group of molybdenum (Mo) and tungsten (W); and
a control gate separated from the floating gate by a gate dielectric;
a number of bitlines coupled to the drain region of each write once read only floating gate memory cell along rows of the memory array;
a number of wordlines coupled to the control gate of each write once read only floating gate memory cell along columns of the memory array;
an array plate, wherein the source region of each write once read only floating gate memory cell is coupled to the array plate by a conductive plug;
a wordline address decoder coupled to the number of wordlines;
a bitline address decoder coupled to the number of bitlines;
a sense amplifier coupled to the number of bitlines; and
wherein at least one of write once read only floating gate memory cells is a programmed flash cell having a charge trapped in the floating gate such that the programmed flash cell operates at reduced drain/source current.
5. The write once read only memory cell of
6. The write once read only memory cell of
8. The write once read only memory cell of
10. The memory array of
11. The memory array of
12. The memory array of
13. The memory array of
15. The memory device of
16. The memory device of
17. The memory device of
18. The memory device of
19. The memory device of
21. The electronic system of
22. The electronic system of
23. The electronic system of
|
This application is related to the following co-pending, commonly assigned U.S. patent applications: “Write Once Read Only Memory Employing Charge Trapping in Insulators,” Ser. No. 10/177077, “Write Once Read Only Memory Employing Floating Gates,” Ser. No. 10/177083, “Nanocrystal Write Once Read only Memory for Archival Storage,” Ser. No. 10/177214, “Vertical NROM Having a Storage Density of 1 Bit per 1 F2,” Ser. No. 10/177208, “Ferroelectric Write Once Read Only Memory for Archival Storage,” Ser. No. 10/177082, and “Multistate NROM Having a Storage Density Much Greater than 1 Bit per 1 F2,” Ser. No. 10/177211, which are filed on even date herewith and each of which disclosure is herein incorporated by reference.
The present invention relates generally to semiconductor integrated circuits and, more particularly, to write once read only memory with large work function floating gates.
Many electronic products need various amounts of memory to store information, e.g. data. One common type of high speed, low cost memory includes dynamic random access memory (DRAM) comprised of individual DRAM cells arranged in arrays. DRAM cells include an access transistor, e.g a metal oxide semiconducting field effect transistor (MOSFET), coupled to a capacitor cell. Another type of high speed, low cost memory includes floating gate memory cells. A conventional horizontal floating gate transistor structure includes a source region and a drain region separated by a channel region in a horizontal substrate. A floating gate is separated by a thin tunnel gate oxide. The structure is programmed by storing a charge on the floating gate. A control gate is separated from the floating gate by an intergate dielectric. A charge stored on the floating gate effects the conductivity of the cell when a read voltage potential is applied to the control gate. The state of cell can thus be determined by sensing a change in the device conductivity between the programmed and un-programmed states.
With successive generations of DRAM chips, an emphasis continues to be placed on increasing array density and maximizing chip real estate while minimizing the cost of manufacture. It is further desirable to increase array density with little or no modification of the DRAM optimized process flow.
A requirement exists for memory devices which need only be programmed once, as for instance to function as an electronic film in a camera. If the memory arrays have a very high density then they can store a large number of very high resolution images in a digital camera. If the memory is inexpensive then it can for instance replace the light sensitive films which are used to store images in conventional cameras. And, if the retention time is long then the memory can also be used in place of microfilm for archival storage.
Thus, there is a need for improved DRAM technology compatible write once read only memory. It is desirable that such write once read only memory be fabricated on a DRAM chip with little or no modification of the DRAM process flow. It is further desirable that such write once read only memory operate with lower programming voltages than that used by conventional flash memory cells, yet still hold sufficient charge to withstand the effects of parasitic capacitances and noise due to circuit operation.
The above mentioned problems for creating DRAM technology compatible write once read only memory cells as well as other problems are addressed by the present invention and will be understood by reading and studying the following specification. This disclosure teaches structures and methods using floating gate devices as write once read only memory in a DRAM integrated circuit. The structures and methods use the existing process sequence for MOSFET's in DRAM technology.
In particular, an illustrative embodiment of the present invention includes a write once read only memory cell. The write once read only memory cell includes a floating gate transistor formed in a modified dynamic random access memory (DRAM) fabrication process. The floating gate transistor has a first source/drain region, a second source/drain region, a channel region between the first and the second source/drain regions, a large work function floating gate separated from the channel region by a gate insulator, and a control gate is separated from the floating gate by a gate dielectric. A plug is coupled to the first source/drain region and couples the first source/drain region to an array plate. A transmission line is coupled to the second source/drain region. The floating gate transistor can be programmed in two directions to trap charge in the high work function floating gate.
These and other embodiments, aspects, advantages, and features of the present invention will be set forth in part in the description which follows, and in part will become apparent to those skilled in the art by reference to the following description of the invention and referenced drawings or by practice of the invention. The aspects, advantages, and features of the invention are realized and attained by means of the instrumentalities, procedures, and combinations particularly pointed out in the appended claims.
In the following detailed description of the invention, reference is made to the accompanying drawings which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the invention may be practiced. In the drawings, like numerals describe substantially similar components throughout the several views. These embodiments are described in sufficient detail to enable those skilled in the art to practice the invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention.
The terms wafer and substrate used in the following description include any structure having an exposed surface with which to form the integrated circuit (IC) structure of the invention. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to include semiconductors, and the term insulator is defined to include any material that is less electrically conductive than the materials referred to as conductors. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
In conventional operation, a drain to source voltage potential (Vds) is set up between the drain region 104 and the source region 102. A voltage potential is then applied to the gate 108 via a wordline 116. Once the voltage potential applied to the gate 108 surpasses the characteristic voltage threshold (Vt) of the MOSFET a channel 106 forms in the substrate 100 between the drain region 104 and the source region 102. Formation of the channel 106 permits conduction between the drain region 104 and the source region 102, and a current signal (Ids) can be detected at the drain region 104.
In operation of the conventional MOSFET of
In
There are two components to the effects of stress and hot electron injection. One component includes a threshold voltage shift due to the trapped electrons and a second component includes mobility degradation due to additional scattering of carrier electrons caused by this trapped charge and additional surface states. When a conventional MOSFET degrades, or is “stressed,” over operation in the forward direction, electrons do gradually get injected and become trapped in the gate oxide near the drain. In this portion of the conventional MOSFET there is virtually no channel underneath the gate oxide. Thus the trapped charge modulates the threshold voltage and charge mobility only slightly.
The inventor, along with others, has previously described programmable memory devices and functions based on the reverse stressing of MOSFET's in a conventional CMOS process and technology in order to form programmable address decode and correction in U.S. Pat. No. 6,521,950 entitled “MOSFET Technology for Programmable Address Decode and Correction.” That disclosure, however, did not describe write once read only memory solutions, but rather address decode and correction issues. The inventor also describes write once read only memory cells employing charge trapping in gate insulators for MOSFETs and charge trapping in floating gates, programmable in either direction, for flash cells. The same are described in co-pending, commonly assigned U.S. patent application, entitled “Write Once Read Only Memory Employing Charge Trapping in Insulators,” Ser. No. 10/177077, and “Write Once Read Only Memory Employing Floating Gates,” Ser. No. 10/177083. The present application, however, describes write once read only memory cells, programmable in either direction, formed from flash memory device structures, but having high work function floating gates.
According to the teachings of the present invention, flash memory cells can be programmed, or written to, and read from in two directions and include high work function material floating gates. The novel write once read only memory cells are programmed in either a first or a second mode, by operation in the reverse direction and utilizing avalanche hot electron injection to trap electrons on the high work function floating gate of the floating gate transistor. When the programmed high work function floating gate of the floating gate transistor is subsequently operated in the forward direction the electrons trapped on the high work function floating gate cause the channel to have a different threshold voltage. According to the teachings of the present invention, the high work function floating gates reduce leakage and provide even greater retention times for the write once read only memory. The novel programmed floating gate transistors of the present invention conduct significantly less current than conventional flash cells which have not been programmed. These electrons will remain trapped on the floating gate unless negative control gate voltages are applied. The electrons will not be removed from the floating gate when positive or zero control gate voltages are applied. Erasure can be accomplished by applying negative control gate voltages and/or increasing the temperature with negative control gate bias applied to cause the trapped electrons on the floating gate to be re-emitted back into the silicon channel of the MOSFET.
As stated above, write once read only memory cell 201 is comprised of a programmed floating gate transistor. This programmed floating gate transistor has a charge 217 trapped on the high work function floating gate 208. In one embodiment, the charge 217 trapped on the high work function floating gate 208 includes a trapped electron charge 217.
In one embodiment, applying a first voltage potential V1 to the drain region 204 of the floating gate transistor includes grounding the drain region 204 of the floating gate transistor as shown in FIG. 2B. In this embodiment, applying a second voltage potential V2 to the source region 202 includes biasing the array plate 212 to a voltage higher than VDD, as shown in
In an alternative embodiment, applying a first voltage potential V1 to the drain region 204 of the floating gate transistor includes biasing the drain region 204 of the floating gate transistor to a voltage higher than VDD. In this embodiment, applying a second voltage potential V2 to the source region 202 includes grounding the array plate 212. A gate potential VGS is applied to the control gate 216 of the floating gate transistor. In one embodiment, the gate potential VGS includes a voltage potential which is less than the first voltage potential V1, but which is sufficient to establish conduction in the channel 206 of the floating gate transistor between the drain region 204 and the source region 202. Applying the first, second and gate potentials (V1, V2, and VGS respectively) to the floating gate transistor creates a hot electron injection into the high work function floating gate 208 of the floating gate transistor adjacent to the drain region 204. In other words, applying the first, second and gate potentials (V1, V2, and VGS respectively) provides enough energy to the charge carriers, e.g. electrons, being conducted across the channel 206 that, once the charge carriers are near the drain region 204, a number of the charge carriers get excited into the high work function floating gate 208 adjacent to the drain region 204. Here the charge carriers become trapped as shown in FIG. 2A.
In one embodiment of the present invention, the method is continued by subsequently operating the floating gate transistor in the forward direction, shown in
Some of these effects have recently been described for use in a different device structure, called an NROM, for flash memories. This latter work in Israel and Germany is based on employing charge trapping in a silicon nitride layer in a non-conventional flash memory device structure. Charge trapping in silicon nitride gate insulators was the basic mechanism used in MNOS memory devices, charge trapping in aluminum oxide gates was the mechanism used in MIOS memory devices, and the present inventors have previously disclosed charge trapping at isolated point defects in gate insulators. However, none of the above described references addressed forming write once read only memory cells, having high work function floating gates and programmable in either direction in a first and second mode of operation, for flash memory cell device structures.
That is, in contrast to the above work, the present invention discloses programming a floating gate transistor, in either a first or a second direction, to trap charge in high work function floating gates and reading the device to form a write once read only memory (WOROM) based on a modification of DRAM technology.
According to the teachings of the present invention, in one embodiment the high work function floating gate, 320-1 and 320-2 respectively, is formed of a refractory metal selected from the group of molybdenum (Mo) and tungsten (W). In another embodiment, the high work function floating gate, 320-1 and 320-2 respectively, is formed of a large work function material which includes a large work function material selected from the group of p-type silicon germanium gates, p-type polycrystalline gate of silicon carbide, p-type polycrystalline gate of silicon oxycarbide, gallium nitride (GaN), and aluminum gallium nitride (AlGaN). In still other embodiments, the high work function floating gate, 320-1 and 320-2 respectively, includes a heavily doped p-type polysilicon with a vacuum work function of 5.3 eV.
A write data/precharge circuit is shown at 324 for coupling a first or a second potential to transmission line, or bitline 308-1. The illustrated write data/precharge circuit 324 is connected to a write data/precharge control line 325. As one of ordinary skill in the art will understand upon reading this disclosure, the write data/precharge circuit 324 is adapted to couple either a ground to the bitline 308-1 during a write operation in a first program direction, or alternatively to precharge the bitline 308-1 to fractional voltage of VDD during a read operation in the forward direction. As one of ordinary skill in the art will understand upon reading this disclosure, the array plate 304 can be biased to a voltage higher than VDD during a write operation in the first program direction, or alternatively grounded during a read operation in the forward direction.
As shown in
In operation the devices can be subjected to hot electron stress in either a first or a second program direction, e.g. first or second mode. In a first program direction, the array plate 304 is biased, and then read while grounding the array plate 304 to compare a stressed write once read only memory cell, e.g. cell 301-1, to an unstressed dummy device/cell, e.g. 301-2, as shown in FIG. 3. The write and possible erase feature could be used during manufacture and test to initially program all cells or devices to have similar or matching conductivity before use in the field. The sense amplifier 310 can then detect small differences in cell or device characteristics due to stress induced changes in device characteristics during the write operation.
It is important to note that according to the teachings of the present invention, the write once read only memory cell, e.g. cell 301-1, can be written to or programmed in two directions. That is, writing to the one or more the floating gate transistors having high work function floating gates, 320-1 and 320-2 respectively, includes writing to the one or more floating gate transistors in a first and a second direction. Writing in a first and a second direction includes applying a first voltage potential to the first source/drain region, 302-1 or 302-2, of the floating gate transistor, applying a second voltage potential to the second source/drain region, 306-1 or 306-2, of the floating gate transistor, and applying a gate potential to the control gate, 312-1 and/or 312-2 of the floating gate transistor. As one of ordinary skill in the art will appreciate upon reading this disclosure, applying the first, second and gate potentials to the one or more floating gate transistors, e.g. cell 301-1, includes creating a hot electron injection into the large work function floating gate, e.g. 320-1, of the one or more floating gate transistors such that a programmed floating gate transistor operates at a reduce drain source current.
For purposes of illustration herein, programming cell 301- 1 is described using 301-2 as a reference or dummy cell. Thus, in one embodiment as described above, when writing in a first direction, applying a first voltage potential to the first source/drain region 302-1 of the floating gate transistor includes grounding the first source/drain region 302-1 of the floating gate transistor, applying a second voltage potential to the second source/drain region 306-1 includes applying a high voltage potential (VDD) to the second source/drain region, and applying a gate potential to the control gate creates a conduction channel between the first and the second source/drain regions, 302-1 and 306-1 respectively, of the floating gate transistor 301-1. And, when writing in a second direction, applying a first voltage potential to the first source/drain region 302-1 of the floating gate transistor includes applying a high voltage potential (VDD) to the first source/drain region 302-1 of the floating gate transistor, applying a second voltage potential to the second source/drain region 306-1 includes grounding the second source/drain region 306-1, and applying a gate potential to the control gate creates a conduction channel between the first and the second source/drain regions of the floating gate transistor 301-1.
In the invention, reading one or more floating gate transistors in the DRAM array includes operating an addressed floating gate transistor, e.g. 301-1 in a forward direction. In one embodiment, operating the floating gate transistor in the forward direction includes grounding the array plate 304, precharging the transmission line 308-1 to a fractional voltage of VDD, and applying a control gate potential of approximately 1.0 Volt to the gate of the addressed floating gate transistor.
In one embodiment as described in more detail below reading the one or more floating gate transistors includes using a sense amplifier 310 to detect a change in an integrated drain current of the addressed floating gate transistor 301-1 as compared to a reference or dummy cell, e.g. 301-2. In one read embodiment, the floating gate transistor will exhibit a change in an integrated drain current of approximately 12.5 μA when addressed over approximately 10 ns when no charge is programmed in the high work function floating gate. According to the teachings of the present invention, the floating gate transistors in the DRAM array as active devices with gain, and wherein reading a programmed flash cell includes providing an amplification of the stored charge in the floating gate from 100 to 800,000 electrons over a read address period of approximately 10 ns.
As one of ordinary skill in the art will understand upon reading this disclosure such arrays of write once read only memory cells are conveniently realized by a modification of DRAM technology. That is, the transfer devices in the DRAM arrays are replaced by flash memory type devices with high work function floating gates. Conventional transistors for address decode and sense amplifiers can be fabricated after this step with normal thin gate insulators of silicon oxide.
Conversely, if the nominal threshold voltage without the high work function floating gate 408 charged is ½ V, then I=μCox×(W/L)×((Vgs−Vt)2/2), or 12.5 μA, with μCox=μCl=100 μA/V2 and W/L=1. That is, the write once read only floating gate memory cell 401 of the present invention, having the dimensions describe above will produce a current I=100 μA/V2×(¼)=( l/2)=12.5 μA. Thus, in the present invention an un-written, or un-programmed high work function floating gate 408 of the write once read only floating gate memory cell 401 can conduct a current of the order 12.5 μA, whereas if the high work function floating gate 408 is charged then the write once read only floating gate memory cell 401 will not conduct. As one of ordinary skill in the art will understand upon reading this disclosure, the sense amplifiers used in DRAM arrays, and as describe above, can easily detect such differences in current on the bit lines.
By way of comparison, in a conventional DRAM cell 550 with a 30 femtoFarad (fF) storage capacitor 551 charged to 50 femto Coulombs (fC), if these are read over 5 nS then the average current on a bit line 552 is only 10 μA (I=50 fC/5 ns=10 μA). Thus, storing a 50 fC charge on the storage capacitor shown in
According to the teachings of the present invention, the floating gate transistors in the array are utilized not just as passive on or off switches as transfer devices in DRAM arrays but rather as active devices providing gain. In the present invention, to program the floating gate transistor “off,” requires only a stored charge in the high work function floating gate 408 of about 100 electrons if the area is 0.1 μm by 0.1 μm. And, if the write once read only floating gate memory cell 401 is un-programmed, e.g. no stored charge trapped in the high work function floating gate 408, and if the floating gate transistor is addressed over 10 nS a current of 12.5 μA is provided. The integrated drain current then has a charge of 125 fC or 800,000 electrons. This is in comparison to the charge on a DRAM capacitor of 50 fC which is only about 300,000 electrons. Hence, the use of the floating gate transistors in the array as active devices with gain, rather than just switches, provides an amplification of the stored charge, in the high work function floating gate 408, from 100 to 800,000 electrons over a read address period of 10 nS.
The unique aspect of this disclosure is the use of floating gates with large work functions to increase the tunneling barriers with the silicon oxide gate insulators on each side of the floating gate, as shown in FIG. 6. Current flash memories utilize a floating polysilicon gate over a silicon dioxide gate insulator of thickness of the order 100 Å or 10 nm or less in a field effect transistor. This results in a high barrier energy, as shown in
According to the teachings of the present invention, retention times are increased by using:
In
The column decoder 848 is connected to the sense amplifier circuit 846 via control and column select signals on column select lines 862. The sense amplifier circuit 846 receives input data destined for the memory array 842 and outputs data read from the memory array 842 over input/output (I/O) data lines 863. Data is read from the cells of the memory array 842 by activating a word line 880 (via the row decoder 844), which couples all of the memory cells corresponding to that word line to respective bit lines 860, which define the columns of the array. One or more bit lines 860 are also activated. When a particular word line 880 and bit lines 860 are activated, the sense amplifier circuit 846 connected to a bit line column detects and amplifies the conduction sensed through a given write once read only floating gate memory cell and transferred to its bit line 860 by measuring the potential difference between the activated bit line 860 and a reference line which may be an inactive bit line. Again, in the read operation the source region of a given cell is coupled to a grounded array plate (not shown). The operation of Memory device sense amplifiers is described, for example, in U.S. Pat. Nos. 5,627,785; 5,280,205; and 5,042,011, all assigned to Micron Technology Inc., and incorporated by reference herein.
It will be appreciated by those skilled in the art that additional circuitry and control signals can be provided, and that the memory device 900 has been simplified to help focus on the invention. At least one of the write once read only floating gate memory cell in WOROM 912 includes a programmed flash cell, programmable in a first and second direction and having a high work function floating gate.
It will be understood that the embodiment shown in
Applications containing the novel memory cell of the present invention as described in this disclosure include electronic systems for use in memory modules, device drivers, power modules, communication modems, processor modules, and application-specific modules, and may include multilayer, multichip modules. Such circuitry can further be a subcomponent of a variety of electronic systems, such as a clock, a television, a cell phone, a personal computer, an automobile, an industrial control system, an aircraft, and others.
Utilization of a modification of well established DRAM technology and arrays will serve to afford an inexpensive memory device for archival storage. The high density of DRAM array structures will afford the storage of a large volume of digital data or images at a very low cost per bit. There are many applications where the data need only be written once and retained in archival storage.
It is to be understood that the above description is intended to be illustrative, and not restrictive. Many other embodiments will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention should, therefore, be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
Patent | Priority | Assignee | Title |
7592659, | Mar 03 2005 | Panasonic Corporation | Field effect transistor and an operation method of the field effect transistor |
7687848, | Jul 08 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory utilizing oxide-conductor nanolaminates |
7709402, | Feb 16 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Conductive layers for hafnium silicon oxynitride films |
7728626, | Jul 08 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory utilizing oxide nanolaminates |
7847341, | Dec 20 2006 | SanDisk Technologies LLC | Electron blocking layers for electronic devices |
7847344, | Jul 08 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory utilizing oxide-nitride nanolaminates |
8067794, | Feb 16 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Conductive layers for hafnium silicon oxynitride films |
8228725, | Jul 08 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory utilizing oxide nanolaminates |
8563386, | Nov 16 2010 | GLOBALFOUNDRIES Singapore Pte. Ltd. | Integrated circuit system with bandgap material and method of manufacture thereof |
8686490, | Dec 20 2006 | SanDisk Technologies LLC | Electron blocking layers for electronic devices |
8785312, | Feb 16 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Conductive layers for hafnium silicon oxynitride |
9214525, | Dec 20 2006 | SanDisk Technologies LLC | Gate stack having electron blocking layers on charge storage layers for electronic devices |
Patent | Priority | Assignee | Title |
3641516, | |||
3665423, | |||
3877054, | |||
3964085, | Aug 18 1975 | Bell Telephone Laboratories, Incorporated | Method for fabricating multilayer insulator-semiconductor memory apparatus |
4152627, | Jun 10 1977 | Advanced Micro Devices, INC | Low power write-once, read-only memory array |
4217601, | Feb 15 1979 | International Business Machines Corporation | Non-volatile memory devices fabricated from graded or stepped energy band gap insulator MIM or MIS structure |
4888733, | Sep 12 1988 | Ramtron International Corporation | Non-volatile memory cell and sensing method |
5021999, | Dec 17 1987 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory device with facility of storing tri-level data |
5042011, | May 22 1989 | Micron Technology, Inc. | Sense amplifier pulldown device with tailored edge input |
5280205, | Apr 16 1992 | Micron Technology, Inc. | Fast sense amplifier |
5303182, | Nov 08 1991 | ROHM CO , LTD | Nonvolatile semiconductor memory utilizing a ferroelectric film |
5399516, | Mar 12 1992 | International Business Machines Corporation | Method of making shadow RAM cell having a shallow trench EEPROM |
5409859, | Sep 10 1992 | Cree, Inc | Method of forming platinum ohmic contact to p-type silicon carbide |
5410504, | May 03 1994 | Memory based on arrays of capacitors | |
5457649, | Aug 26 1994 | Microchip Technology, Inc. | Semiconductor memory device and write-once, read-only semiconductor memory array using amorphous-silicon and method therefor |
5530581, | May 31 1995 | EIC Laboratories, Inc.; EIC LABORATORIES, INC | Protective overlayer material and electro-optical coating using same |
5530668, | Apr 12 1995 | MORGAN STANLEY SENIOR FUNDING, INC | Ferroelectric memory sensing scheme using bit lines precharged to a logic one voltage |
5539279, | Jun 23 1993 | Renesas Electronics Corporation | Ferroelectric memory |
5541871, | Jan 18 1994 | ROHM CO , LTD | Nonvolatile ferroelectric-semiconductor memory |
5541872, | Dec 30 1993 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Folded bit line ferroelectric memory device |
5550770, | Aug 27 1992 | Renesas Electronics Corporation | Semiconductor memory device having ferroelectric capacitor memory cells with reading, writing and forced refreshing functions and a method of operating the same |
5572459, | Sep 16 1994 | MORGAN STANLEY SENIOR FUNDING, INC | Voltage reference for a ferroelectric 1T/1C based memory |
5600587, | Jan 27 1995 | NEC Corporation | Ferroelectric random-access memory |
5602777, | Sep 28 1994 | SAMSUNG ELECTRONICS CO , LTD | Semiconductor memory device having floating gate transistors and data holding means |
5627785, | Mar 15 1996 | Micron Technology, Inc. | Memory device with a sense amplifier |
5740104, | Jan 29 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Multi-state flash memory cell and method for programming single electron differences |
5768192, | Jul 23 1996 | MORGAN STANLEY SENIOR FUNDING | Non-volatile semiconductor memory cell utilizing asymmetrical charge trapping |
5801105, | Aug 04 1995 | TDK Corporation | Multilayer thin film, substrate for electronic device, electronic device, and preparation of multilayer oxide thin film |
5801401, | Jan 29 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Flash memory with microcrystalline silicon carbide film floating gate |
5828605, | Oct 14 1997 | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD. | Snapback reduces the electron and hole trapping in the tunneling oxide of flash EEPROM |
5840897, | Jul 06 1990 | Entegris, Inc | Metal complex source reagents for chemical vapor deposition |
5852306, | Jan 29 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Flash memory with nanocrystalline silicon film floating gate |
5856688, | May 09 1997 | Samsung Electronics Co., Ltd. | Integrated circuit memory devices having nonvolatile single transistor unit cells therein |
5886368, | Jul 29 1997 | Round Rock Research, LLC | Transistor with silicon oxycarbide gate and methods of fabrication and use |
5912488, | Jul 30 1996 | SAMSUNG ELECTRONICS CO , LTD ; Postech Foundation | Stacked-gate flash EEPROM memory devices having mid-channel injection characteristics for high speed programming |
5936274, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | High density flash memory |
5943262, | Dec 31 1997 | Samsung Electronics Co., Ltd. | Non-volatile memory device and method for operating and fabricating the same |
5973356, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Ultra high density flash memory |
5989958, | Jan 29 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Flash memory with microcrystalline silicon carbide film floating gate |
5991225, | Feb 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Programmable memory address decode array with vertical transistors |
6005790, | Dec 22 1998 | STMICROELECTRONCIS INC | Floating gate content addressable memory |
6031263, | Jul 29 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DEAPROM and transistor with gallium nitride or gallium aluminum nitride gate |
6034882, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
6049479, | Sep 23 1999 | MONTEREY RESEARCH, LLC | Operational approach for the suppression of bi-directional tunnel oxide stress of a flash cell |
6072209, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Four F2 folded bit line DRAM cell structure having buried bit and word lines |
6115281, | Jun 09 1997 | University of Maryland, College Park | Methods and structures to cure the effects of hydrogen annealing on ferroelectric capacitors |
6122201, | Oct 20 1999 | Taiwan Semiconductor Manufacturing Company | Clipped sine wave channel erase method to reduce oxide trapping charge generation rate of flash EEPROM |
6124729, | Feb 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Field programmable logic arrays with vertical transistors |
6125062, | Aug 26 1998 | Micron Technology, Inc. | Single electron MOSFET memory device and method |
6140181, | Nov 13 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory using insulator traps |
6141237, | Jul 12 1999 | MONTEREY RESEARCH, LLC | Ferroelectric non-volatile latch circuits |
6141238, | Aug 30 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Dynamic random access memory (DRAM) cells with repressed ferroelectric memory methods of reading same, and apparatuses including same |
6141260, | Aug 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Single electron resistor memory device and method for use thereof |
6150687, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory cell having a vertical transistor with buried source/drain and dual gates |
6153468, | Feb 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming a logic array for a decoder |
6160739, | Apr 16 1999 | SanDisk Corporation | Non-volatile memories with improved endurance and extended lifetime |
6166401, | Jan 29 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Flash memory with microcrystalline silicon carbide film floating gate |
6185122, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
6194228, | Oct 22 1997 | Fujitsu Semiconductor Limited | Electronic device having perovskite-type oxide film, production thereof, and ferroelectric capacitor |
6212103, | Jul 28 1999 | XILINX, Inc.; Xilinx, Inc | Method for operating flash memory |
6222768, | Jan 28 2000 | MUFG UNION BANK, N A | Auto adjusting window placement scheme for an NROM virtual ground array |
6232643, | Nov 13 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory using insulator traps |
6238976, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming high density flash memory |
6243300, | Feb 16 2000 | MONTEREY RESEARCH, LLC | Substrate hole injection for neutralizing spillover charge generated during programming of a non-volatile memory cell |
6246606, | Nov 13 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory using insulator traps |
6249020, | Jul 29 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DEAPROM and transistor with gallium nitride or gallium aluminum nitride gate |
6252793, | Dec 17 1999 | MONTEREY RESEARCH, LLC | Reference cell configuration for a 1T/1C ferroelectric memory |
6269023, | May 19 2000 | MONTEREY RESEARCH, LLC | Method of programming a non-volatile memory cell using a current limiter |
6294813, | May 29 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Information handling system having improved floating gate tunneling devices |
6313518, | Oct 14 1997 | NANYA TECHNOLOGY CORP | Porous silicon oxycarbide integrated circuit insulator |
6320784, | Mar 14 2000 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Memory cell and method for programming thereof |
6320786, | Dec 22 2000 | Macronix International Co., Ltd. | Method of controlling multi-state NROM |
6337805, | Aug 30 1999 | Micron Technology, Inc. | Discrete devices including EAPROM transistor and NVRAM memory cell with edge defined ferroelectric capacitance, methods for operating same, and apparatuses including same |
6351411, | Nov 13 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory using insulator traps |
6353554, | Feb 27 1995 | BTG International Inc. | Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell |
6407435, | Feb 11 2000 | Sharp Laboratories of America, Inc.; Sharp Laboratories of America, Inc | Multilayer dielectric stack and method |
6429063, | Oct 26 1999 | MORGAN STANLEY SENIOR FUNDING | NROM cell with generally decoupled primary and secondary injection |
6438031, | Feb 16 2000 | MUFG UNION BANK, N A | Method of programming a non-volatile memory cell using a substrate bias |
6445030, | Jan 30 2001 | Cypress Semiconductor Corporation | Flash memory erase speed by fluorine implant or fluorination |
6449188, | Jun 19 2001 | MONTEREY RESEARCH, LLC | Low column leakage nor flash array-double cell implementation |
6456531, | Jun 23 2000 | MUFG UNION BANK, N A | Method of drain avalanche programming of a non-volatile memory cell |
6456536, | Jun 23 2000 | MUFG UNION BANK, N A | Method of programming a non-volatile memory cell using a substrate bias |
6459618, | Aug 25 2000 | MONTEREY RESEARCH, LLC | Method of programming a non-volatile memory cell using a drain bias |
6465306, | Nov 28 2000 | LONGITUDE FLASH MEMORY SOLUTIONS LTD | Simultaneous formation of charge storage and bitline to wordline isolation |
6487121, | Aug 25 2000 | MONTEREY RESEARCH, LLC | Method of programming a non-volatile memory cell using a vertical electric field |
6490204, | May 04 2000 | Spansion Israel Ltd | Programming and erasing methods for a reference cell of an NROM array |
6490205, | Feb 16 2000 | MUFG UNION BANK, N A | Method of erasing a non-volatile memory cell using a substrate bias |
6498362, | Aug 26 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Weak ferroelectric transistor |
6504755, | May 14 1999 | Hitachi, Ltd. | Semiconductor memory device |
6521950, | Jun 30 1993 | The United States of America as represented by the Secretary of the Navy | Ultra-high resolution liquid crystal display on silicon-on-sapphire |
6521958, | Aug 26 1999 | NANYA TECHNOLOGY CORP | MOSFET technology for programmable address decode and correction |
6541816, | Nov 28 2000 | LONGITUDE FLASH MEMORY SOLUTIONS LTD | Planar structure for non-volatile memory devices |
6545314, | Nov 13 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory using insulator traps |
6552387, | Jul 30 1997 | Saifun Semiconductors Ltd. | Non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
6559014, | Oct 15 2001 | GLOBALFOUNDRIES U S INC | Preparation of composite high-K / standard-K dielectrics for semiconductor devices |
6566699, | Jul 30 1997 | MORGAN STANLEY SENIOR FUNDING | Non-volatile electrically erasable and programmable semiconductor memory cell utilizing asymmetrical charge trapping |
6567303, | Jan 31 2001 | LONGITUDE FLASH MEMORY SOLUTIONS LIMITED | Charge injection |
6567312, | May 15 2000 | Cypress Semiconductor Corporation | Non-volatile semiconductor memory device having a charge storing insulation film and data holding method therefor |
6570787, | Apr 19 2002 | MONTEREY RESEARCH, LLC | Programming with floating source for low power, low leakage and high density flash memory devices |
6580118, | Jun 08 1999 | Infineon Technologies AG | Non-volatile semiconductor memory cell having a metal oxide dielectric, and method for fabricating the memory cell |
6580124, | Aug 14 2000 | SanDisk Technologies LLC | Multigate semiconductor device with vertical channel current and method of fabrication |
6586785, | Jun 29 2000 | California Institute of Technology | Aerosol silicon nanoparticles for use in semiconductor device fabrication |
6618290, | Jun 23 2000 | Cypress Semiconductor Corporation | Method of programming a non-volatile memory cell using a baking process |
6674138, | Dec 31 2001 | MONTEREY RESEARCH, LLC | Use of high-k dielectric materials in modified ONO structure for semiconductor devices |
6714455, | Feb 27 1995 | MLC Intellectual Property, LLC | Memory apparatus including programmable non-volatile multi-bit memory cell, and apparatus and method for demarcating memory states of the cell |
6873539, | Jun 18 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Semiconductor device |
6996009, | Jun 21 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | NOR flash memory cell with high storage density |
20020003252, | |||
20020027264, | |||
20020036939, | |||
20020074565, | |||
20020109158, | |||
20030235077, | |||
20030235081, | |||
20030235085, | |||
20040063276, | |||
20050023574, | |||
20050026375, | |||
20050082599, | |||
20050085040, | |||
20060001080, | |||
20060002188, | |||
20060008966, | |||
JP8255878, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Apr 24 2002 | FORBES, LEONARD | Micron Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 013377 | /0013 | |
Jun 21 2002 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Oct 24 2006 | ASPN: Payor Number Assigned. |
May 27 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 28 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jun 14 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 26 2009 | 4 years fee payment window open |
Jun 26 2010 | 6 months grace period start (w surcharge) |
Dec 26 2010 | patent expiry (for year 4) |
Dec 26 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 26 2013 | 8 years fee payment window open |
Jun 26 2014 | 6 months grace period start (w surcharge) |
Dec 26 2014 | patent expiry (for year 8) |
Dec 26 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 26 2017 | 12 years fee payment window open |
Jun 26 2018 | 6 months grace period start (w surcharge) |
Dec 26 2018 | patent expiry (for year 12) |
Dec 26 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |