Apparatus and methods for eliminating DC offset in a wireless communication device operable on a continuous basis or on a sampled basis. In a receive channel, the output of a forward variable gain amplifier is fed back to an RC circuit to charge the capacitor (C) to a voltage dependent on the DC offset in the variable gain amplifier output. The voltage on the capacitor is amplified and summed with the input to the variable gain amplifier. The RC circuit is configured to provide a high gain feedback at DC and very low frequencies, but very low gain at signal frequencies. Preferably the output of the forward variable gain amplifier is fed back to the RC circuit with a gain that is inversely proportional to the forward gain. Disconnection of the capacitor and feedback of the capacitor voltage provides sampled operation. Various embellishments and sample applications are disclosed.
|
1. An amplifier system for amplifying signals having frequencies above a second frequency, the amplifier system having a frequency dependent direct current (DC) offset canceling system, comprising:
a forward amplifier having a forward amplifier gain and providing a system output;
a feedback amplifier having an input coupled to the system output and having a feedback amplifier gain, wherein the product of said forward amplifier gain and said feedback amplifier gain is larger than one below a first frequency and substantially less than one above the second frequency, the second frequency being higher than the first frequency; and,
a summing unit coupled to combine an input signal and a feedback signal from said feedback amplifier, and providing the combined signal as an input to said forward amplifier.
17. A wireless receiver comprising:
a low-noise amplifier having an input coupled to an antenna output;
a mixer coupled to receive a signal from said low-noise amplifier, said mixer being capable of mixing said signal from said low-noise amplifier with a local oscillator frequency and providing a mixer output signal;
a forward amplifier coupled to receive said mixer output signal and providing a receiver output signal, the forward amplifier having a forward amplifier gain;
a feedback amplifier coupled to receive an output from said forward amplifier and having a feedback amplifier gain, the magnitude of the product of said forward amplifier gain and said feedback amplifier gain being larger than one below a first frequency and substantially less than one above a second frequency higher than the first frequency; and,
a summing unit for combining said mixer output signal and a feedback signal from said feedback amplifier, and providing the combined signal as an input to said forward amplifier.
2. The system of
3. The system of
4. The system of
a first transconductor amplifier having a first transconducting gain, the output of said first transconductor amplifier being connected to a first node of a resistor and a first node of a capacitor, a second node of said resistor and a second node of said capacitor being connected together and to a reference voltage; and,
a second transconductor amplifier having a second inverting transconducting gain, the input of said second transconductor amplifier being connected to said output of said first transconductor amplifier.
5. The system of
6. The system of
a baseband filter having a transresistance gain; and,
a baseband amplifier having a baseband gain;
wherein said forward amplifier gain is equal to the product of said transresistance gain and said baseband gain.
7. The system of
8. The system of
9. The system of
10. The system of
11. The system of
12. The system of
13. The system of
14. The system of
15. The system of
16. The system of
18. The system of
19. The wireless receiver of
20. The wireless receiver of
a first transconductor amplifier having a first transconducting gain, the output of said first transconductor amplifier being connected to a first node of a resistor and a first node of a capacitor, a second node of said resistor and a second node of said capacitor being connected together and to a reference voltage; and,
a second transconductor amplifier having a second inverting transconducting gain, the input of said second transconductor amplifier being connected to said output of said first transconductor amplifier.
21. The wireless receiver of
22. The wireless receiver of
a baseband filter having a transresistance gain; and,
a baseband amplifier having a baseband gain;
wherein said forward amplifier gain is equal to the product of said transresistance gain and said baseband gain.
23. The wireless receiver of
24. The wireless receiver of
25. The wireless receiver of
26. The wireless receiver of
27. The wireless receiver of
28. The wireless receiver of
29. The wireless receiver of
30. The wireless receiver of
31. The wireless receiver of
32. The wireless receiver of
|
1. Field of the Invention
The present invention relates to direct current (DC) offset cancellation, and more particularly to DC offset cancellation in a wireless communication device.
2. Prior Art
Receivers are necessary components of communication links, and are used, for example, in two-way cellular phone communications or wireless local area networks. A simplified block diagram of a typical prior-art wireless receiver 100 is shown in
A significant problem encountered in the design of direct-conversion receivers is the generation of a parasitic direct-current (DC) quantity, called DC offset, at the output of mixer 120. One of the main causes of this phenomenon is the parasitic leakage of some of the local oscillator signal to the antenna; this signal is then amplified by LNA 110 and mixes with itself. The result is a twice frequency component which gets filtered out by the baseband filter and a DC component corresponding to the DC offset mentioned above. This zero-frequency component may cause the output of the receiver to reach saturation. The problem is especially severe for standards in which the baseband extends all the way to nearly zero frequencies. A DC offset also occurs when the signals are not in-phase. The DC offset produced will depend on the phase difference between the signals. Such phase difference is unpredictable, as it can vary depending on fabrication tolerances and other factors. Another cause of an unpredictable DC offset is the leakage of a received signal to the local oscillator port. The DC offset due to all of the above factors can pass through baseband filter 130 and then be amplified by baseband amplifier 140, resulting in a large undesirable DC component at the output of system 100. The value of this component can be so large that certain circuits may reach saturation. This includes the output of baseband amplifier 140, resulting in nonlinear operation and thus signal distortion. In addition, this DC component shifts the desired signal at the output, and can lead to saturation or otherwise inadequate operation of a following stage analog-to-digital converter of the wireless receiver.
A wireless receiver operating, for example, in accordance with the IEEE 802.11a standard, uses orthogonal frequency division multiplexing (OFDM). Each frame transmitted has a preamble sequence 200, shown in
In view of the limitations of prior art solutions, it would be advantageous to provide an effective means for reducing the DC offset at the output of mixer 120, resulting in only a small DC component at the output of system 100. It would be further advantageous if such DC offset cancellation process did not interfere with the AGC operation. It would be further advantageous if such DC offset cancellation is achieved within the preamble 200 time frame, preceding the actual receipt of data.
The present invention comprises a direct current (DC) servo loop that samples at least a portion of the output signal of system 100 shown in
In the description to follow, the invention will be described generally, and for purposes of illustration and not limitation, more specifically with respect to orthogonal frequency division multiplexing (OFDM), and at times most specifically in accordance with the IEEE 802.11a standard. However, this should not be viewed as limiting the use of the disclosed invention in such cases as Hiperlan2, as well as others.
The principle of the DC offset cancellation of the present invention can be further understood with reference to
In a case where AB is much larger than 1, the above equation reduces to:
The gain H will therefore be very small if B is sufficiently large. Thus, if X is a DC offset, it will only cause a small corresponding DC offset at the output. In the case of a receiver, the input X contains both a DC offset and the desired signal. Thus, the above operation can result in a drastic reduction not only of the DC offset, but of the desired signal as well. Hence, it would be necessary to design the system such that for frequencies around the signal frequency, the term AB will be of an absolute value substantially less than 1, such as, by way of example, 0.1 or less, causing the gain from input X to output Y around signal frequencies to be:
HSIGNAL≈A
Now referring to
A=RmFILTER×ABB
A feedback loop comprising transconductor amplifiers 410 and 420 having a gain of Gm1 and −Gm2, respectively, is connected between the output of baseband amplifier 140 and the summing unit 330 coupled to the input of baseband filter 330. Transconductor amplifier 410 further feeds a parallel combination of a resistor (R) 430 and a capacitor (C) 440 coupled to a reference voltage, typically a circuit ground. Transconductor amplifier 420 amplifies the signal developed across of the R-C combination by its gain −Gm2, and produces a current that, because of its reverse nature, is in fact equivalent to subtraction from the input current IIN. The summing unit 330 is shown in
The DC servo loop 400 can be described as operating in the following way. At low frequencies, capacitor 440 behaves as an open circuit and therefore can be ignored. The signal that is output from transconductor amplifier 410 is passed through resistor 430 and develops a proportionate voltage, which is also provided to the input of transconductor amplifier 420. The DC feedback path gain, corresponding to the B value discussed above, is:
BDC=Gm1×R×Gm2
The minus sign of transconductor amplifier 420 is assumed to correspond to the minus input of summing unit 330 of
At high frequencies, capacitor 440 behaves practically as a short circuit, effectively shorting the signal at the output of transconductor amplifier 410 to ground. As a result, transconductor amplifier 420 has almost no signal at its input and produces almost no signal at its output. This causes the gain B of the feedback loop to be insignificantly small, in fact about zero. Therefore the gain of DC servo loop 400 around the signal frequencies will be approximately:
HSIGNAL≈RFILTER×ABB
A person skilled-in-the-art would now easily note that with the proper choice of element values Gm1, R, C, Gm2, RmFILTER and ABB, HDC can be made very small while HSIGNAL can be made large. The operation described in detail above is continuous, i.e., the system continuously cancels its own DC offset.
Now referring to
At the end of the preamble time period, switch 510 is opened. The voltage that developed prior to the opening of switch 510 across capacitor 440 and resistor 430 will now be stored on capacitor 440. Capacitor 440 will retain its charge, as there is no discharge path; the path through switch 510 has been interrupted, and the input of transconductor amplifier 420 is the gate of a Metal-Oxide-Semiconductor (MOS) transistor, which is insulated from the rest of the device and thus cannot conduct DC current. The voltage on capacitor 440 will thus continue to provide the sampled voltage and cause the generation of an appropriate current at the output of transconductor amplifier 420 for DC offset cancellation. Assuming the DC offset inputted to DC servo loop 500 is substantially constant or slowly varying, the feedback current provided will be sufficient for canceling the DC offset during the subsequent time during which the signal is present. During the next preamble, switch 510 can be closed again, and the value of the capacitor voltage can be refreshed and updated in order to cancel the DC offset then present at the input of circuit 500. Thus the cycle repeats, updating the DC offset correction or cancellation on receipt of the preamble for each frame of data. Alternatively, the switch may be opened prior to the end of the preamble period, provided the time period the switch 510 is closed is such that the voltage across capacitor 440 can reach the level providing adequate cancellation of the DC offset.
Now referring to
and fp can be shown to be:
Therefore, fz is, in the first instance, constant and can be set to a desired value for optimum system operation. However, fp is proportional to baseband amplifier 140 gain that is not constant, but rather varies through the AGC action, depending on the amplitude of the signal received. This means that as the signal strength varies, so will fp. Such behavior can lead to sub-optimal operation of system 400. Another problem that can arise is that if fp increases too much, the associated signal path phase shift, in combination with the phase shifts in other paths of the system (e.g., baseband filter 130), can reach 180 degrees at some frequency, which is equivalent to multiplication of the signal by a minus sign; the overall feedback can then change from negative to positive, and this can lead to undesired oscillations. To eliminate this potential, transconductor amplifier 410 gain may be designed respond to the same AGC signal as baseband amplifier 140, and to vary in inverse proportion to the varying gain ABB of baseband amplifier 140, thus maintaining the value of fp constant.
In another application of the disclosed invention, the filtering action of resistor 430 and capacitor 440 may not be enough to desirably suppress the high-frequency signal. As a result, the remaining ripple in the voltage across the resistor-capacitor combination may cause an error in the proper value to be sampled and hold for DC offset cancellation. However a person skilled-in-the-art could easily adapt the disclosed circuits and methods by adding filtering to the feedback path as may be necessary, such as the ripple filter 520 shown in
In yet another embodiment of the disclosed invention, it may be necessary to speed-up the charging of capacitor 440. This may be necessary as it is critical that the DC servo loop completes its DC offset canceling cycle within the short duration of the preamble for a given wireless standard. This may be difficult to achieve in view of the fact that the capacitor 440 may have to be large for good filtering and holding properties. It is well-known in the art that the rate at which a current I charges a capacitor is I/C, which implies that a large charging current I may be necessary. If the current is not sufficiently large, effective DC offset cancellation cannot be achieved, and the resulting DC offset can cause saturation in the output of system 400.
Reference is now made to
In the embodiment of
A person skilled-in-the-art would note that in order to achieve fast DC offset cancellation, the value of fz and fp must be large. This, however, can cause inadequate signal handling. In order to allow fast DC offset cancellation and subsequent adequate signal handling, the frequencies of fz and fp can be allowed to vary. Therefore, in another embodiment of the disclosed invention, fz and fp can be made relatively large at the beginning of the preamble, allowing the loop to quickly attain the required DC offset cancellation. Subsequently these frequencies can be changed to lower values, in preparation for signal handling. By way of example, the equation for fz is:
Since it is the voltage on the capacitor achieved during the preamble that provides the offset cancellation, the value of the capacitor 440 would not be changed, but rather the value of the resistor 430 may be changed (reduced) at the beginning of the preamble to temporarily raise fz as desired.
fp was shown to be:
Thus fp is independent of the value of resistor 430, though may be temporarily increased at the beginning of the preamble be switching the gain of one or more of the amplifiers, preferably one or both of the transconductor amplifiers, to a higher gain.
As pointed out before with respect to
HSIGNAL≈A
This is the case in the various embodiments of the present invention for frequencies greater than fp, as the capacitor will tend to act as an AC ground, holding the feedback gain to substantially zero.
In the case where AB, the product of the forward gain and the feedback gain, is much larger than 1, the above equation reduces to:
This is the case in the various embodiments of the present invention for frequencies less than fz, as now the capacitor will have negligible effect on the feedback gain.
As a specific example of the foregoing, in one embodiment directed to the IEEE 802.11a specification, the ratio fp/fz is kept constant at 15,000. During the first 4 μ sec of the preamble, fp is set at 240 kHz, while for the last 4 μ sec of the preamble, it is reduced to 60 kHz. Thus under these conditions, fz will be 16 Hz during the first 4 μ sec of the preamble, while for the last 4 μsec of the preamble, it is reduced to 4 Hz. While different values could be used, depending on the application, fz will preferably be less than 50 Hz, and more preferably less than 25 Hz.
In the foregoing embodiment, the closed loop gain at the operating frequencies varies from 55 dB to −18 dB, while the closed loop gain around zero is always 83 dB lower than the closed loop gain at the operating frequencies. The DC offset cancellation circuit may be kept active all the time as in
The above description covers only the main features of the invention. It is to be understood by those skilled in the art that further variations and enhancements may be incorporated, depending on the application, without departing from the spirit of the disclosed invention, including, but not limited to, the realization of the circuit in integrated circuit (IC) form. Thus while certain preferred embodiments of the present invention have been disclosed and described herein, it will be understood by those skilled in the art that various changes in form and detail may be made therein without departing from the spirit and scope of the invention. Similarly, the various aspects of the present invention may be advantageously practiced by incorporating all features or various sub-combinations of features as desired.
Patent | Priority | Assignee | Title |
10425044, | Nov 15 2018 | Texas Instruments Incorporated | Cancellation capacitor for aliasing and distortion improvement |
7436236, | Jun 04 2004 | Infineon Technologies AG | Analog DC compensation |
8428191, | Oct 30 2009 | DIALOG SEMICONDUCTOR KOREA INC | DC offset suppression circuit for a complex filter |
Patent | Priority | Assignee | Title |
4593252, | May 03 1984 | Burr-Brown Corporation | Enhanced transconductance amplifier |
4696055, | Dec 19 1984 | U S PHILIPS CORPORATION 100 EAST 42ND STREET, NEW YORK, NY 10017 | RF tuning circuit which provides image frequency rejection |
5161254, | Dec 03 1990 | JAPAN RADIO CO , LTD | Active filtering mixer |
6429697, | Oct 05 1999 | Analog Devices, Inc. | Multi-stage, low-offset, fast-recovery, comparator system and method |
6442383, | Mar 27 1998 | NEC Corporation | Demodulator and digital wireless communication receiver |
6560448, | Oct 02 2000 | M-RED INC | DC compensation system for a wireless communication device configured in a zero intermediate frequency architecture |
6621334, | Jun 26 2001 | Infineon Technologies AG | Frequency-compensated, multistage amplifier configuration and method for operating a frequency-compensated amplifier configuration |
6654593, | Oct 30 2000 | Google Technology Holdings LLC | Combined discrete automatic gain control (AGC) and DC estimation |
6700514, | Mar 14 2002 | NEC Corporation | Feed-forward DC-offset canceller for direct conversion receiver |
6735422, | Oct 02 2000 | M-RED INC | Calibrated DC compensation system for a wireless communication device configured in a zero intermediate frequency architecture |
6766153, | Apr 02 2001 | Yitran Communications LTD | Dynamic automatic gain control circuit employing kalman filtering |
6771945, | May 24 2000 | GENERAL DYNAMICS C4 SYSTEMS, INC | Dynamic DC balancing of a direct conversion receiver and method |
7110734, | Sep 05 2002 | Maxim Integrated Products Inc. | DC offset cancellation in a zero if receiver |
20030076902, | |||
20030103581, | |||
20030128776, | |||
20030174079, | |||
20030203728, | |||
20040053586, | |||
20040063417, | |||
20060066397, | |||
20060097788, | |||
20060125567, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 09 2004 | Theta Microelectronics, Inc. | (assignment on the face of the patent) | / | |||
Sep 24 2004 | PIPILOS, SPYROS | THETA MICROELECTRONICS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015222 | /0645 | |
Sep 16 2015 | THETA MICROELECTRONICS, INC | Theta IP, LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036872 | /0286 |
Date | Maintenance Fee Events |
Jun 28 2010 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
Jun 26 2014 | M2552: Payment of Maintenance Fee, 8th Yr, Small Entity. |
Jun 26 2018 | M2553: Payment of Maintenance Fee, 12th Yr, Small Entity. |
Date | Maintenance Schedule |
Dec 26 2009 | 4 years fee payment window open |
Jun 26 2010 | 6 months grace period start (w surcharge) |
Dec 26 2010 | patent expiry (for year 4) |
Dec 26 2012 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 26 2013 | 8 years fee payment window open |
Jun 26 2014 | 6 months grace period start (w surcharge) |
Dec 26 2014 | patent expiry (for year 8) |
Dec 26 2016 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 26 2017 | 12 years fee payment window open |
Jun 26 2018 | 6 months grace period start (w surcharge) |
Dec 26 2018 | patent expiry (for year 12) |
Dec 26 2020 | 2 years to revive unintentionally abandoned end. (for year 12) |