In accordance with an embodiment of the present invention, a semiconductor structure includes an undoped polysilicon layer, a doped polysilicon layer in contact with the undoped polysilicon layer, and an insulating layer in contact with the undoped polysilicon layer. The undoped polysilicon layer is sandwiched between the doped polysilicon layer and the insulating layer.
|
1. A method of forming a semiconductor non-volatile memory cell, comprising:
forming a first insulating layer over a silicon region;
forming a first doped polysilicon layer over the first insulating layer;
forming a first undoped polysilicon layer over and in contact with the first doped polysilicon layer, the first doped and first undoped polysilicon layers forming a floating gate;
forming a second insulating layer over and in contact with the first undoped polysilicon layer;
forming a second undoped polysilicon layer over and in contact with the second insulating layer; and
forming a second doped polysilicon layer over and in contact with the second undoped polysilicon layer, the second doped and undoped polysilicon layers forming a control gate,
wherein dopants from the first doped polysilicon layer migrate into the first undoped polysilicon layer thereby doping the first undoped polysilicon layer, and dopants from the second doped polysilicon layer migrate into the second undoped polysilicon layer thereby doping the second undoped polysilicon layer.
2. The method of
wherein dopants from the first doped polysilicon layer migrate into the third undoped polysilicon layer thereby doping the third undoped polysilicon layer.
3. The method of
4. The method of
a thickness of the first doped polysilicon layer is greater than a thickness of the first undoped polysilicon layer by a factor in the range of two to four, and
a thickness of the second doped polysilicon layer is greater than a thickness of the second undoped polysilicon layer by a factor in the range of two to four.
5. The method of
forming insulating spacers along sidewalls of the stack made up of the first insulating layer, the floating gate, the second insulating layer, and the control gate; and
forming source and drain regions in the silicon region.
6. The method of
7. The method of
8. The method of
9. The method of
10. The method of
11. The method of
forming a conductive layer comprising tungsten over and in contact with the second doped polysilicon layer.
|
This application is a Division of U.S. application Ser. No. 09/994,545, filed on Nov. 26, 2001, now U.S. Pat No. 6,812,515 which disclosure is incorporated herein by reference.
A simplified conventional process sequence to form memory cell 100 includes: forming tunnel oxide layer over substrate 102; depositing a first layer polysilicon over the tunnel oxide layer; forming an interpoly composite ONO dielectric layer over the first layer polysilicon; depositing a second layer polysilicon over the ONO dielectric; forming a tungsten silicide layer over the second layer polysilicon; and self-aligned mask and self-aligned etch (SAE) to form the gate stack as shown in
The first and second polysilicon layers are deposited by means of Chemical Vapor Deposition (CVD). Both first and second polysilicon layers are in-situ doped (usually by phosphorus P31) to a relatively high level (e.g., 2×1019 to 5×1020 cm−3). The level of polysilicon doping is usually controlled by gas flow rate and pressure of the gas compound containing P31, such as PH3. An example of a set of parameters associated with the polysilicon deposition of a conventional process is provided below.
Thickness
Tempera-
SiH4 flow
PH3 flow
Pressure;
Target; Å
ture; ° C.
rate; sccm
rate; sccm
mTorr
Rs; Ω/□
600–1000
580–620
1200–1400
80–120
350–450
200–1000
There are a number of reasons for the high polysilicon doping. First, the high doping prevents or minimizes polysilicon depletion when gate bias is applied to the control gate of the memory cell or to the gate of the MOS transistor. Polysilicon depletion decreases gate capacitance thus reducing gate control in a MOS transistor channel region, and impairs other transistor/cell electrical characteristics. Second, the high doping helps maintain a proper value of polysilicon work function which impacts such important transistor/cell parameters as the threshold voltage. Third, the high doping reduces the world line resistance in the memory array, thus improving the memory performance. Fourth, the high doping reduces time delay associated with the peripheral transistor gate capacitance and resistance.
However, there are also drawbacks to the high polysilicon doping. The high doping leads to higher oxidation rate of polysilicon crystals. Higher oxidation rate in turn leads to a more pronounced “smiling” effect, i.e., an increased gate oxide thickness at the edges of the gate in MOS transistors, and similar increase of tunnel oxide thickness and ONO dielectric at the edges of the cell gate stack as shown in
A further drawback of the high doping is that it leads to a larger polysilicon grain size which in turn leads to a more rugged interface between the gate oxide and the polysilicon gate in MOS transistors, and similarly between each of the tunnel oxide and the floating gate, bottom of the ONO dielectric and the floating gate, and top of the ONO dielectric and the control gate in a memory cell. In extreme cases, it may lead to gate oxide and/or tunnel oxide pinch-off or otherwise impact the integrity and reliability characteristics of the gate oxide in MOS transistors and the tunnel oxide and the ONO dielectric in memory cells.
In conventional processes, the room to achieve the necessary trade-off between the desirable and undesirable effects of the polysilicon doping is limited to only regulating the level of doping and uniformity of the doping profile across the polysilicon layers. Achieving the desired trade off thus often proves to be a difficult task from process and device optimization point of view.
Accordingly, there is a need for polysilicon layers structure and method of forming the same whereby an optimum polysilicon doping profile can be achieved, the depletion of the polysilicon and its associated adverse effects are prevented or minimized, the quality and uniformity of the polysilicon-oxide interface are improved, while the “smiling” effect in the dielectric layers interfacing polysilicon is minimized.
In accordance with an embodiment of the present invention, a doped polysilicon layer interfaces a dielectric layer through an undoped polysilicon layer. In this manner, the drawbacks of the prior art structures wherein the doped polysilicon layer is in direct contact with the insulating layer are minimized or eliminated, while the advantages of a doped polysilicon layer is maintained.
In one embodiment, a semiconductor structure includes an undoped polysilicon layer, a doped polysilicon layer in contact with the undoped polysilicon layer, and an insulating layer in contact with the undoped polysilicon layer. The undoped polysilicon layer is sandwiched between the doped polysilicon layer and the insulating layer.
In another embodiment, a semiconductor non-volatile memory cell includes a first insulating layer over a substrate region. A first doped polysilicon layer overlies the first insulating layer, and a first undoped polysilicon layer overlies and is in contact with the first doped polysilicon layer. The doped and undoped polysilicon layers form a floating gate. A second insulating layer overlies and is in contact with the first undoped polysilicon layer. A second undoped polysilicon layer overlies and is in contact with the second insulating layer. A second doped polysilicon layer overlies and is in contact with the second undoped polysilicon layer. The second doped and undoped polysilicon layers form a control gate.
In another embodiment, the memory cell further includes a third undoped polysilicon layer over and in contact with the first insulating layer. The first doped polysilicon layer overlies and is in contact with the third undoped polysilicon layer. The third undoped polysilicon layer forms part of the floating gate.
In another embodiment, a thickness of each doped polysilicon layer is greater than a thickness of a corresponding undoped polysilicon layer by a factor in the range of two to four.
In accordance with another embodiment of the present invention, a semiconductor transistor includes an insulating layer over a substrate region. An undoped polysilicon layer overlies and is in contact with the insulating layer. A doped polysilicon layer overlies and is in contact with the undoped polysilicon layer. The doped and undoped polysilicon layers form a gate of the transistor.
In one embodiment, a thickness of the doped polysilicon layer is greater than a thickness of the undoped polysilicon layer by a factor in the range of two to four.
In accordance with an embodiment of the present invention, conventional semiconductor device structures wherein a doped polysilicon layer comes in contact with an insulating layer, such as silicon-dioxide, are modified so that the polysilicon layer comprises a doped and an undoped polysilicon layer with the undoped polysilicon layer interfacing with the insulating layer. In this manner, the drawbacks of the prior art structures wherein doped polysilicon layers are in direct contact with insulating layers are minimized or eliminated while the advantages of a doped polysilicon are maintained, as discussed in more detail below.
In one embodiment, the structure of
After deposition of polysilicon layers 206-a, 206-b, interpoly ONO dielectric 208 is formed in accordance with conventional methods. Next, in forming control gate 210, two successive polysilicon deposition steps are performed. First, an undoped polysilicon deposition step is carried out, followed by an in-situ doped polysilicon deposition step.
The tables below show the temperature, gas flow rate and pressure, doping concentration, and polysilicon thickness for each of the doped and undoped polysilicon layers in accordance with an exemplary embodiment of the present invention. This table reflects a thickness ratio of doped polysilicon to undoped polysilicon of in the range of 2:1 to 5:1, with a preferred ratio of 3:1. Note that the values in these tables are merely illustrative and not intended to be limiting. Varying these values to achieve the target parameters and the desired cell performance would be obvious to one skilled in this art in view of this disclosure.
Doped Polysilicon
Doping
Tempera-
SiH4
con. target;
Thickness
ture;
flow
PH3 flow
Pressure;
cm−3
target; Å
° C.
rate; sccm
rate; sccm
mTorr
2 × 1019–
450–750
580–620
1200–
50–100
350–450
1 × 1020
1400
Undoped Polysilicon
Thickness
Temperature;
SiH4 flow
PH3 flow
Pressure;
target; Å
° C.
rate; sccm
rate; sccm
mTorr
150–250
580–620
1200–1400
0
350–450
After deposition of the polysilicon layers in forming control gate 210, a tungsten (WSix) layer 212 is optionally deposited in accordance with conventional methods. In some processes, an ARC oxynitride layer (not shown) is deposited over the tungsten layer to complete gate layer formation. This is followed by gate mask and gate etch to form the control gate of the memory cell and the gate of peripheral transistors, and then self-aligned mask and self-aligned etch (SAE) is carried out to form the gate stack as it appears in
During thermal oxidation and anneal cycles, such as ONO steam anneal (after ONO deposition), polysilicon re-oxidation after gate stack formation, and source/drain oxidation cycle(s), the top and bottom oxide layers in ONO dielectric 208 at the periphery of the gate stack (side walls) grow at a lower rate due to the lower oxidation rate of undoped polysilicon layers which interface the two oxide layers. Thus, ONO dielectric “smiling” effect is substantially reduced. The tunnel oxide “smiling” effect can similarly be reduced by including another undoped polysilicon layer as the bottom polysilicon layer of the floating gate. This is shown in the
Other than the reduction in “smiling” effect, the smaller grain size of undoped polysilicon yields a polysilicon-oxide interface which is more uniform leading to improved tunnel oxide and ONO dielectric quality and integrity. Further, by selecting proper doping concentration in the doped polysilicon layers and proper thickness ratio between adjacent doped and undoped polysilicon layers, by the end of the thermal cycles, a uniform and high enough doping concentration can be achieved throughout the whole floating gate and control gate so as to prevent polysilicon depletion effects.
By the end of the oxidation/anneal thermocycle, depending on the thermal budget, the impurity (e.g., phosphorus) profile in the undoped polysilicon layers may be of diffusion character.
After the thermal cycles, as shown by dashed line 516, the impurity concentration is highest in the doped polysilicon layer 306-a and gradually reduces at the boundaries between the doped and undoped polysilicon layer and through the undoped polysilicon layers 306-b, 306-c, and reaches its lowest concentration level at the interface between the undoped polysilicon layers 306-b, 306-c and the corresponding tunnel oxide 304 and ONO dielectric layer 308. The thickness of the polysilicon layers and the thermocycles need to be optimized such that the final polysilicon doping concentration and its gradient at the polysilicon-dielectric interface is high enough to prevent or minimize polysilicon depletion effects.
Note that despite the high final doping concentration at the polysilicon-dielectric interface, the benefits of using undoped polysilicon layers are maintained. The diffusion of dopants from the doped polysilicon layer to the undoped polysilicon layers occurs slowly during the thermocycles. Thus, because the doping concentration at the polysilicon-dielectric interface is relatively low during a significant part of the oxidation processes, a reduced smiling effect is achieved. At the same time, the undoped polysilicon layers retain smaller size and more uniform grain structure, resulting in better uniformity and quality of polysilicon-dielectric interface.
Accordingly, by providing a combination of doped and undoped polysilicon layers in each of the floating gate and the control gate, a more flexible process is obtained whereby much of the adverse effects associated with the trade-offs in the polysilicon doping concentration present in conventional processes is eliminated. By providing undoped polysilicon at the dielectric interfaces, an ONO dielectric and a tunnel oxide layer having uniform thicknesses and improved dielectric quality and integrity are achieved while a high enough doping concentration in most of the floating gate and the control gate is maintained. Also, after all the thermal cycles, a relatively homogeneous polysilicon doping across the whole floating gate and control gate is obtained. Further, the tunnel oxide and the ONO dielectric are more uniform both in terms of their geometrical thickness and in terms of their dielectric quality and integrity. High uniformity of tunnel oxide and ONO result in better gate control over the channel, higher coupling ratio between the control gate and the floating gate, enhanced program, erase, and read efficiency, tighter erase distribution, and allow use of lower operating voltages. Further the improved quality of the ONO dielectric and tunnel oxide results in improved charge retention characteristics and overall reliability of the memory cell. Thus, a memory cell with a much improved electrical and reliability characteristics is achieved.
All subsequent processing steps are carried out in accordance with conventional methods.
As shown, by using the doped/undoped polysilicon layers, the “smiling” effect is reduced not only at the outer edges of gate oxide 404 near the drain and source regions (
The MOS transistor polysilicon gate can be formed simultaneously (i.e., using the same mask step) with the control gate of the memory cell. That is, the same two successive deposition steps in forming an undoped polysilicon layer followed by a doped polysilicon layer may be carried out to simultaneously form the control gate of the memory cells and the gate of periphery transistors. In another embodiment, the MOS transistor polysilicon gate can be formed simultaneously with the floating gate rather than with the control gate. In the memory cell embodiment wherein the floating gate comprises three polysilicon layers (
The present invention is not limited in application to MOS transistors and stacked gate non-volatile memories. Any structure wherein doped polysilicon comes in contact with an insulating layer can benefit from the doped/undoped multi-layer polysilicon approach described herein. Examples of other structures include N-channel or P-channel non-volatile memory cells such as ROM, EPROM, EEPROM, and flash EEPROM cells, volatile memory cells such as DRAM and SRAM cells, NMOS and PMOS transistors, and depletion and enhancement transistors. Further, the present invention is not limited to any specific parameters or values indicated herein. For example, the values indicated in the tables above correspond to one particular process and set of targets, and may be varied to accommodate other processes and cell technologies.
While the above is a complete description of preferred embodiments of the present invention, it is possible to use various alternatives, modifications, and equivalents. Therefore, the scope of the present invention should be determined not with reference to the above description but should, instead, be determined with reference to the appended claims, along with their full scope of equivalents.
Rabkin, Peter, Chou, Kai-Cheng, Wang, Hsingya Arthur
Patent | Priority | Assignee | Title |
7892961, | May 31 2007 | Taiwan Semiconductor Manufacturing Company, Ltd.; Taiwan Semiconductor Manufacturing Company, Ltd | Methods for forming MOS devices with metal-inserted polysilicon gate stack |
8329539, | Oct 04 2005 | Samsung Electronics Co., Ltd. | Semiconductor device having recessed gate electrode and method of fabricating the same |
D682430, | Apr 06 2012 | SOPHONO, INC | Magnetic attachment mechanism for bone conduction hearing device |
D689615, | Nov 17 2011 | SOPHONO, INC | Magnetic attachment mechanism for bone conduction hearing device |
Patent | Priority | Assignee | Title |
4978626, | Sep 02 1988 | Motorola, Inc. | LDD transistor process having doping sensitive endpoint etching |
4992391, | Nov 29 1989 | Cypress Semiconductor Corporation | Process for fabricating a control gate for a floating gate FET |
5840607, | Oct 11 1996 | Taiwan Semiconductor Manufacturing Company, Ltd. | Method of forming undoped/in-situ doped/undoped polysilicon sandwich for floating gate application |
6107169, | Aug 14 1998 | MONTEREY RESEARCH, LLC | Method for fabricating a doped polysilicon feature in a semiconductor device |
6252277, | Sep 09 1999 | Chartered Semiconductor Manufacturing Ltd.; National University of Singapore | Embedded polysilicon gate MOSFET |
6512273, | Jan 28 2000 | GLOBALFOUNDRIES Inc | Method and structure for improving hot carrier immunity for devices with very shallow junctions |
6611032, | Jun 15 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for forming wordlines, transistor gates, and conductive interconnects, and wordline, transistor gate, and conductive interconnect structures |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 16 2004 | Hynix Semiconductor, Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
May 09 2007 | ASPN: Payor Number Assigned. |
Mar 30 2010 | ASPN: Payor Number Assigned. |
Mar 30 2010 | RMPN: Payer Number De-assigned. |
Jun 15 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 20 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 01 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jan 09 2010 | 4 years fee payment window open |
Jul 09 2010 | 6 months grace period start (w surcharge) |
Jan 09 2011 | patent expiry (for year 4) |
Jan 09 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 09 2014 | 8 years fee payment window open |
Jul 09 2014 | 6 months grace period start (w surcharge) |
Jan 09 2015 | patent expiry (for year 8) |
Jan 09 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 09 2018 | 12 years fee payment window open |
Jul 09 2018 | 6 months grace period start (w surcharge) |
Jan 09 2019 | patent expiry (for year 12) |
Jan 09 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |