Fabricating a magnetoresistive random access memory cell and a structure for a magnetoresistive random access memory cell begins by providing a substrate having a transistor formed therein. A contact element is formed electrically coupled to the transistor and a dielectric material is deposited within an area partially bounded by the contact element. A digit line is formed within the dielectric material, the digit line overlying a portion of the contact element. A conductive layer is formed overlying the digit line and in electrical communication with the contact element.
|
1. A method for fabricating a magnetoresistive random access memory cell, the method comprising the steps of:
providing a substrate having a transistor formed therein;
forming a contact element electrically coupled to said transistor;
depositing a dielectric material within an area partially bounded by said contact element;
forming a digit line within said dielectric material, said digit line overlying a portion of said contact element; and
forming a conductive layer overlying said digit line and in electrical communication with said contact element.
15. A method for fabricating a magnetoresistive random access memory cell, the method comprising the steps of:
providing a substrate having a transistor formed therein;
forming an interconnect stack, said interconnect stack in electrical communication with said transistor;
depositing a first dielectric material overlying said interconnect stack;
patterning and etching a trench in said first dielectric material;
depositing a contact element in said trench, said contact element in electrical communication with said interconnect stack and having a first end and a second end;
depositing a second dielectric material within said trench and overlying said contact element;
forming a digit line within said trench;
depositing a third dielectric material overlying said digit line; and
forming a conductive layer overlying said third dielectric material and in electrical communication with said first end and said second end of said contact element.
2. The method of
3. The method of
depositing a dielectric material overlying said substrate;
patterning and etching a trench in said dielectric material; and
depositing a contact element layer within said trench and overlying said dielectric material.
4. The method of
5. The method of
6. The method of
7. The method of
8. The method of
9. The method of
patterning and etching a trench in said dielectric material; and
depositing a conductive material within said trench.
10. The method of
11. The method of
12. The method of
13. The method of
14. The method of
|
This application is a divisional of Application Ser. No. 10/421,095, filed Apr. 22, 2003 now U.S. Pat. No. 6,798,004.
The present invention generally relates to magnetoelectronic devices, and more particularly relates to memory cell structures and methods for fabricating memory cell structures for magnetoresistive random access memory devices wherein the memory cell structures utilize a contact to an underlying conductive layer for a memory element wherein the contact partially bounds a programming line.
Magnetoelectronics devices, spin electronics devices and spin electronics devices are synonymous terms for devices that use the effects predominantly caused by electron spin. Magnetoelectronics effects are used in numerous information devices, and provide non-volatile, reliable, radiation resistant, and high-density data storage and retrieval. Magnetoresistive random access memory (MRAM) devices are well-known magnetoelectronics information devices.
The architecture for MRAM devices is composed of an array of memory cells. Each memory cell comprises a memory element (e.g., a giant magnetoresistance (GMR) element or a magnetic tunnel junction (MTJ) element) in electrical communication with a transistor through an interconnect stack. The memory elements are programmed by the magnetic field created from current-carrying conductors. Typically, two current-carrying conductors, the “digit line” and the “bit line”, are arranged in cross point matrix to provide magnetic fields for programming of the memory element. Because the digit line is formed underlying the memory element so that the memory element may be magnetically coupled to the digit line, the interconnect stack that couples the memory element to the transistor typically is formed, using standard CMOS processing, offset from the memory element. Such a configuration may consume valuable real estate in the MRAM device.
Accordingly, it is desirable to provide a method for fabricating a compact magnetoresistive random access memory cell. In addition, it is desirable to provide a structure and a method for improving the density of MRAM cells in a memory array by reducing the area of individual MRAM cells. Furthermore, other desirable features and characteristics of the present invention will become apparent from the subsequent detailed description of the invention and the appended claims, taken in conjunction with the accompanying drawings and this background of the invention.
The present invention will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements, and
The following detailed description of the invention is merely exemplary in nature and is not intended to limit the invention or the application and uses of the invention. Furthermore, there is no intention to be bound by any theory presented in the preceding background of the invention or the following detailed description of the invention.
In accordance with a standard and well known CMOS process, an interconnect stack 16 of vias and metallization layers is formed in a stack formation overlying substrate 12, and typically within one (or more) sub-dielectric layer 18, to. provide the interconnections for the integrated circuit and the memory device array in which memory cell 10 is included. Interconnect stack 16 is formed by providing dielectric layers, masking and etching, and metal deposition all in a well-known manner. Also in accordance with the standard and well known process, the metal including the first via on the source and drain terminals of transistor 14 is referred to as the contact layer 20 (CNT). The metallization layer forming the first layer of interconnect is referred to as the first metallization layer 22 (M1). A via formed on layer M1 22 is referred to as the first via layer 24 (Vial), the next metallization layer is the second metallization layer 26 (M2), followed sequentially by a second via layer 28 (Via2), a third metallization layer 30 (M3), and as many, more or less, additional via layers and metallization layers as are needed to provide the desired interconnect for the specific apparatus and applications. While interconnect stack 16 is shown with two via layers and three metallization layers, it will be understood that interconnect stack 16 may have any suitable number of via layers and metallization layers. A final via 32, in a layer designated BVia, is provided for connecting transistor 14 ultimately to a memory element, to be explained presently.
Referring to
A contact element layer 38 may be suitably deposited overlying first dielectric layer 34 and within first trench 36. Contact element layer 38 may be formed using any suitable deposition process, such as, for example, physical vapor deposition (PVD), ion beam deposition (IBD), atomic layer deposition (ALD), electroplating or electroless plating. Contact element layer 38 may have a thickness of about 50 to about 2000 angstroms. Contact element layer 38 may be formed of any suitable electrically conducting material such as, for example, tantalum (Ta), tungsten (W), titanium (Ti), or aluminum (Al), or combinations or alloys thereof, such as tantalum nitride (TaN), titanium nitride (TiN), or titanium tungsten (TiW). In a preferred embodiment of the invention, contact element layer 38 is formed of a cladding material that has the characteristics of concentrating a magnetic flux produced by current flowing through a subsequently fabricated digit line, to be discussed in detail below. The cladding material may comprise an electrically conducting magnetic material having high permeability, such as nickel iron (NiFe) having a ratio of approximately 80% nickel to 20% iron, or any suitable material having sufficiently high permeability to concentrate the magnetic flux in a desired area and be metallurgically compatible with the remaining material structure.
In another exemplary embodiment of the invention, contact element layer 38 may comprise a first barrier layer that is deposited before a cladding material is deposited. The first barrier layer may be formed of any suitable metal material, such as tantalum, tantalum nitride, titanium nitride, titanium tungsten, or any combination of these materials.
In a further exemplary embodiment of the invention, contact element layer 38 may also comprise a second barrier layer that is deposited after deposition of a cladding material. The second barrier layer may comprise any suitable metal material, such as tantalum, tantalum nitride, titanium nitride, titanium tungsten, or any combination of these materials.
Contact element layer 38 then may be suitably patterned and etched so that a subsequently formed contact element, to be described hereinafter, of magnetic memory cell 10 will be electrically isolated from other simultaneously formed contact elements of other memory cells in the MRAM device. In one exemplary embodiment of the invention, a photoresist layer may be deposited overlying contact element layer 38 and may be suitably patterned and developed using standard photolithographic processes. Contact element layer 38 may then be suitably etched to achieve the aforementioned isolation.
Referring to
In an alternative embodiment of the invention, a cladding and/or a barrier layer(s) may be deposited within trench 36 before deposition of conductive material 46. For example, a first barrier layer may be deposited within trench 36, followed by deposition of one or more cladding layers, followed by deposition of a second barrier layer. The barrier layers and cladding layers may comprise any of those materials for the barrier layers and cladding layers described above with reference to
Any portions of conductive material 46, second dielectric layer 40 and contact element layer 38 overlying first dielectric layer 34 may be removed using any suitable planarization process known in the semiconductor industry, such as, for example, chemical mechanical polishing (CMP) or electrochemical mechanical polishing (ECMP), or any other suitable removal process, such as etching, to allow the formation of contact element 42, which partially surrounds the remaining portion of second dielectric layer 40, and which has a first end 42a and a second end 42b, as illustrated in
In an alternative embodiment, the portion of contact element layer 38 overlying first dielectric layer 34 may be removed as described above before deposition of second dielectric layer 40. In yet another alternative embodiment, the portions of contact element layer 38 and second dielectric layer 40 overlying second dielectric layer 34 may be removed as described above before deposition of conducting material 46.
Referring momentarily to
In another alternative embodiment of the present invention, before deposition of second dielectric layer 40, that portion of contact element layer 38 overlying first dielectric layer 34 may be removed using any suitable method, such as, for example, CMP, ECMP or etching, to form contact element 42. Second dielectric layer 40 then may be deposited overlying contact element 42. Any excess of second dielectric layer 40 deposited overlying first dielectric layer 34 may be removed using any suitable method, such as, for example, CMP, to expose first end 42a and second end 42b of contact element 42.
In yet a further alternative embodiment of the present invention, after deposition of contact element layer 38, that portion of contact element layer 38 overlying first dielectric layer 34 may be removed using any suitable method, such as, for example, CMP, ECMP or etching. Contact element layer 38 then may be suitably patterned and etched so that subsequently formed contact element 42 may be electrically isolated from other simultaneously formed contact elements of other memory cells in the MRAM device. Second dielectric layer 40 then may be deposited overlying contact element 42 and any excess of second dielectric layer 40 deposited overlying first dielectric layer 34 may be removed using any suitable method, such as, for example, CMP, to expose first end 42a and second 42b of contact element 42.
Referring to
In an alternative embodiment of the invention, a cladding and/or a barrier layer(s) may be deposited within trench 44 before deposition of conductive material 46. For example, a first barrier layer may be deposited within trench 44, followed by deposition of one or more cladding layers, followed by deposition of a second barrier layer. The barrier layers and cladding layers may comprise any of those materials for the barrier layers and cladding layers described above with reference to
Referring now to
Referring to
In another exemplary embodiment of the invention, the structure of memory cell 10 illustrated in
Referring to
Memory element layer 54 comprises materials that form the memory element, such as, for example, an MTJ element. In one exemplary embodiment of the invention, memory element layer 54 may comprise a first magnetic layer 58, a tunnel barrier layer 60, and a second magnetic layer 62, which may be deposited overlying first conductive layer 52 using methods such as, for example, physical vapor deposition (PVD), ion beam deposition, and the like. First and second magnetic layers 58 and 62 may comprise any number of magnetic materials, such as nickel (Ni), iron (Fe), cobalt (Co) or alloys thereof. Alternatively, first and second magnetic layers 58 and 62 may comprise a composite magnetic material, such as nickel-iron (NiFe), nickel-iron-cobalt (NiFeCo) or cobalt-iron (CoFe) or alloys thereof, for example. Additionally, first and second magnetic layers 58 and 62 may comprise other materials, such as platinum (Pt), iridium (Ir), manganese (Mn), aluminum (Al), ruthenium (Ru), osmium (Os) or tantalum (Ta) or combinations or alloys thereof. Tunnel barrier layer 60 preferably comprises aluminum oxide (AlOx, where 0<x≦1.5), but any number of insulators or semiconductors, such as aluminum nitride or oxides of nickel, iron, cobalt or alloys thereof, can be used in accordance with the present invention. First magnetic layer 58 serves as a hard magnetic layer, magnetization in which is pinned or fixed, whereas magnetization directions in second magnetic layer 62 are free to be switched between two magnetic states. Tunnel barrier layer 60 may be formed by the following methods. An aluminum film is deposited over first magnetic layer 58, then the aluminum film is oxidized by an oxidation source, such as RF oxygen plasma. As another method, aluminum is deposited together with oxide on first magnetic layer 58, and then oxidation is carried out in oxygen ambient either heated or unheated. First and second magnetic layers 58 and 62 have thicknesses in the range from about 5 to about 500 angstroms. The thickness of tunnel barrier layer 60 ranges from about 5 to about 30 angstroms. Additional information as to the fabrication and operation of MTJ memory elements can be found in U.S. Pat. No. 5,734,605, entitled “Multi-Layer Magnetic Tunneling Junction Memory Cells,” issued Mar. 31, 1998, and incorporated herein by reference.
Second conductive layer 56 is deposited overlying memory element layer 54. Second conductive layer 56 typically has a thickness in the range of about 100 to about 4000 angstroms and comprises any suitable electrically conductive material. Preferably, second conductive layer 56 comprises tantalum (Ta), tungsten (W), titanium (Ti), aluminum (Al), tantalum nitride (TaN), or combinations or alloys thereof.
Referring to
Second magnetic layer 62 then may be partially etched using a dry etch and the remaining exposed portion of second magnetic layer 62 is changed into a material containing dielectric properties utilizing either oxidation or nitridation techniques. More specifically, the exposed portion of second magnetic layer 62 is transformed into an insulative portion 68. During the process of transforming the exposed portion of second magnetic layer 62 into an insulative portion 68, the first masking layer protects the unexposed portion of second magnetic layer 62 so that, after the oxidation or nitridation takes place, an active portion 66 is defined, which remains metallic, and an inactive portion or dielectric insulator 68 is defined where the now insulative portion is located. Additional information regarding the oxidation and nitridation of magnetic materials to form insulative materials can be found in U.S. Pat. No. 6,165,803, entitled “Magnetic Random Access Memory and Fabrication Method Thereof,” issued Dec. 26, 2000, and incorporated in its entirety herein by reference. The lateral dimensions of the active portion 66 correspond to the lateral dimensions of the concurrently formed MTJ element 64, which comprises active portion 66, tunnel barrier layer 60 and first magnetic layer 58.
In an alternative exemplary embodiment of the invention, the exposed portion of second magnetic layer 62 may be transformed as described above without the partial etching of second magnetic layer 62 if second magnetic layer 62 is sufficiently thin so that the exposed portion of second magnetic layer 62 is rendered insulative upon oxidation or nitridation.
A blanket second masking layer 72 may be deposited overlying cell 10 and may be suitably patterned and etched using standard and well known techniques, such as photolithography techniques. The insulative portion 68 of second magnetic layer 62, tunnel barrier 60, first magnetic layer 58 and first conductive layer 52 may be etched to give the structure illustrated in
While at least one exemplary embodiment has been presented in the foregoing detailed description of the invention, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing an exemplary embodiment of the invention. It being understood that various changes may be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope of the invention as set forth in the appended claims.
Butcher, Brian R., Tracy, Clarence J., Durlam, Mark A., Grynkewich, Gregory W.
Patent | Priority | Assignee | Title |
7345367, | Mar 26 2002 | Sony Corporation | Magnetic memory device and producing method thereof |
8686522, | Oct 13 2011 | GLOBALFOUNDRIES U S INC | Semiconductor trench inductors and transformers |
Patent | Priority | Assignee | Title |
6365419, | Aug 28 2000 | Everspin Technologies, Inc | High density MRAM cell array |
6430084, | Aug 27 2001 | Everspin Technologies, Inc | Magnetic random access memory having digit lines and bit lines with a ferromagnetic cladding layer |
6501144, | Nov 13 2001 | Everspin Technologies, Inc | Conductive line with multiple turns for programming a MRAM device |
6555858, | Nov 15 2000 | Everspin Technologies, Inc | Self-aligned magnetic clad write line and its method of formation |
6943038, | Dec 19 2002 | Everspin Technologies, Inc | Method for fabricating a flux concentrating system for use in a magnetoelectronics device |
20040087163, | |||
20040175848, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 05 2004 | Freescale Semiconductor, Inc. | (assignment on the face of the patent) | / | |||
Dec 01 2006 | Freescale Semiconductor, Inc | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE ACQUISITION CORPORATION | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE ACQUISITION HOLDINGS CORP | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE HOLDINGS BERMUDA III, LTD | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Jun 05 2008 | CITIBANK, N A | Everspin Technologies, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 024767 | /0398 | |
Jun 06 2008 | Freescale Semiconductor, Inc | Everspin Technologies, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 036084 | /0057 | |
Dec 07 2015 | CITIBANK, N A , AS COLLATERAL AGENT | Freescale Semiconductor, Inc | PATENT RELEASE | 037354 | /0225 |
Date | Maintenance Fee Events |
Jan 05 2007 | ASPN: Payor Number Assigned. |
Jul 30 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Sep 24 2010 | ASPN: Payor Number Assigned. |
Sep 24 2010 | RMPN: Payer Number De-assigned. |
Jul 30 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 17 2018 | REM: Maintenance Fee Reminder Mailed. |
Mar 04 2019 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jan 30 2010 | 4 years fee payment window open |
Jul 30 2010 | 6 months grace period start (w surcharge) |
Jan 30 2011 | patent expiry (for year 4) |
Jan 30 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jan 30 2014 | 8 years fee payment window open |
Jul 30 2014 | 6 months grace period start (w surcharge) |
Jan 30 2015 | patent expiry (for year 8) |
Jan 30 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jan 30 2018 | 12 years fee payment window open |
Jul 30 2018 | 6 months grace period start (w surcharge) |
Jan 30 2019 | patent expiry (for year 12) |
Jan 30 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |