Method and apparatus are disclosed for regulating an antifuse programming current by lightly doping an electrically connected region so that the resistance of the region responds in a non-linear manner to changes in voltage. In this way a variable resistor or a variably resistive transistor may be created which vary their resistance in response to an applied voltage and which may thereby limit a programming current while not limiting a lesser, reading current to a serially connected antifuse.
|
7. A method of programming an antifuse comprising:
forming a resistor from a lightly doped region of a substrate;
placing the resistor in electrical series with an antifuse;
applying a voltage to the resistor such that a resistance associated with the resistor increases; and
programming the antifuse using a programming current wherein the programming current is limited by the increased resistance.
24. A method of operating an antifuse comprising:
passing a current through a variable resistance component to create a limited current,
wherein the variable resistance component is formed such that a resistance increases as a voltage increases and wherein the resistance is increased by applying a programming voltage; and
applying the limited current to an antifuse such that the antifuse is programmed.
23. A method of programming an antifuse comprising:
applying a voltage to a resistor such that a resistance associated with the resistor increases,
wherein the resistor is formed from a lightly doped region of a substrate and wherein the resistor is in electrical series with an antifuse; and
programming the antifuse using a programming current wherein the programming current is limited by the increased resistance.
16. A method of operating an antifuse comprising:
forming a variable resistance component such that a resistance increases as a voltage increases;
increasing the resistance of the variable resistance component by applying a programming voltage;
passing a current through the variable resistance component to create a limited current; and
applying the limited current to an antifuse such that the antifuse is programmed.
25. A method of programming an antifuse comprising:
doping a drain of a transistor such that the drain is doped differently than a source of the transistor, wherein doping the drain comprises lightly doping the drain such that the drain is variably resistive in the presence of the voltage;
placing the transistor in electrical series with an antifuse;
applying a high voltage to the transistor sufficient to substantially increase a resistance associated with the transistor; and
programming the antifuse using a programming current wherein the programming current is limited by the resistance of the transistor.
22. A method of programming an antifuse comprising:
applying a high voltage to a transistor sufficient to substantially increase a resistance associated with the transistor, wherein the transistor comprises a drain doped differently than a source of the transistor and wherein the transistor is in electrical series with an antifuse, wherein applying the voltaae increases the resistance in accordance with a resistance-voltage function wherein the resistance increases non-linearly relative to the voltage; and
programming the antifuse using a programming current wherein the programming current is limited by the resistance of the transistor.
1. A method of programming an antifuse comprising:
doping a drain of a transistor such that the drain is doped differently than a source of the transistor;
placing the transistor in electrical series with an antifuse;
applying a high voltage to the transistor sufficient to substantially increase a resistance associated with the transistor, wherein applying the voltage increases the resistance in accordance with a resistance-voltage function wherein the resistance increases non-linearly relative to the voltage; and
programming the antifuse using a programming current wherein the programming current is limited by the resistance of the transistor.
2. The method of
3. The method of
5. The method of
6. The method of
8. The method of
9. The method of
10. The method of
11. The method of
13. The method of
14. The method of
15. The method of
17. The method of
decreasing the resistance of the variable resistance circuit by applying a reading voltage;
passing a subsequent current through the variable resistance circuit such that the subsequent current is substantially unreduced; and
applying the subsequent current to the antifuse such that a status for the antifuse is read.
19. The method of
21. The method of
26. The method of
27. The method of
29. The method of
30. The method of
|
This application is a divisional of application Ser. No. 10/230,637, filed on Aug. 29, 2002 now U.S. Pat No. 6,859,408.
1. Field of the Invention
This invention relates generally to antifuses used in integrated circuit products and, in particular, to limiting the programming current used in conjunction with such antifuses.
2. Description of the Related Art
This section is intended to introduce the reader to various aspects of art that may be related to various aspects of the present invention, which are described and/or claimed below. This discussion is believed to be helpful in providing the reader with background information to facilitate a better understanding of the various aspects of the present invention. Accordingly, it should be understood that these statements are to be read in this light, and not as admissions of prior art.
Modern integrated circuit (I/C) manufacturing processes typically consist of numerous fabrications steps and produce chips which are simultaneously smaller and more complex. Each fabrication step introduces a new possibility for error which may render a die unusable. Examples of such errors include wafer imperfections or impurities, particulate or chemical contamination, insufficient etching, misalignment of masks, and scratches. Due to the reduced size and increased complexity of I/C devices, what were once acceptable imperfections may now render an I/C device unusable. Therefore, as the number of fabrication steps increases and the size of the product decreases, the actual yield of usable I/C products, measured as the percentage of faultless products, typically decreases.
In response to these potential decreases in yield, manufacturers have introduced higher levels of redundancy into the I/C devices being fabricated. As a result, a critical imperfection in one portion of the I/C device may be compensated for by a redundant component. Such redundancy increases the number of usable I/C products and therefore serves to increase the total yield. In the field of memory circuits, this redundancy has taken the form of providing extra columns and/or rows of memory cells which can be used to replace defective memory cells. In the event of memory cell defects, these extra columns or rows are activated and effectively replace the malfunctioning elements.
Implementation of this form of redundancy in memory circuits has relied upon structures known as antifuses. Specifically, in implementing memory circuit redundancy, antifuses are used as nonvolatile programmable memory elements which store logic states controlling the activation of redundant memory cell rows and columns. The antifuse functions as an open circuit until programmed. In addition to their functions in implementing memory cell redundancy, antifuses also may be used to change an operating mode or to encode identification information within an integrated circuit.
Structurally, an antifuse typically includes a polysilicon layer which forms the top plate of the antifuse element and which overlies an implanted region in the substrate forming the bottom plate. A dielectric exists between the two plates. The bottom plate of the antifuse element is usually contiguous with and comprises the source of the access transistor for the antifuse cell. When programmed, an antifuse creates a short circuit or low resistance link through the dielectric, thereby enabling the particular redundant row, column, or memory location.
A semiconductor die often contains a plurality of antifuse elements due to their use in programming redundant memory elements as well as their other uses. As dies have been scaled down, the density of memory elements on the die has increased. Ideally, the antifuses would be scaled down at the same rate as the rest of the die to avoid increasing the percentage of the die area devoted to antifuses. However, scaling down the antifuses has not been successful due to physical limitations of the antifuse structure. In particular, as the size of the antifuses has decreased, the programming current has not decreased at the same rate, leading to progressively greater current density. At these increased current densities, the junction of the bottom plate and the underlying substrate breaks down, creating an open circuit rather than the desired short circuit. The present invention may be directed to overcoming, or at least reducing the affects of, one or more of the problems set forth above.
Certain advantages of the invention may become apparent upon reading the following detailed description and upon reference to the drawings in which:
One or more specific embodiments of the present invention will be described below. In an effort to provide a concise description of these embodiments, not all features of an actual implementation are described in the specification. It should be appreciated that in the development of any such actual implementation, as in any engineering or design project, numerous implementation-specific decisions must be made to achieve the developers' specific goals, such as compliance with system-related and business-related constraints, which may vary from one implementation to another. Moreover, it should be appreciated that such a development effort might be complex and time consuming, but would nevertheless be a routine undertaking of design, fabrication, and manufacture for those of ordinary skill having the benefit of this disclosure.
Turning now to the drawings and referring initially to
The antifuse circuits associated with the present technique will be described below in the context of a memory chip by way of example. However, it should be understood that the present technique may apply to other types of integrated circuits as well.
Referring now to
A cross-section of an exemplary antifuse 86, as used in the present technique, is depicted in
However, referring now to
Presently, programming or read current is applied to an antifuse through a select transistor connected in series with the antifuse. The amount of current applied is a function of the relationship between the voltage imposed upon the transistor system, typically the drain to source voltage (VDS), and the resistance of the current path in the transistor. Specifically, the relationship between the current (i), voltage (V), and resistance (r) is given by the function: i=V/r. Since the resistance of a typical transistor is constant, the current and the voltage vary together linearly. Therefore, in order to produce different read and programming currents, existing systems impose a low VDS, to generate a low read current, typically 200 μA at 1 V, and a high VDS, to generate the greater current necessary to program an antifuse, typically 3–4 mA at 9 V.
Unfortunately, attempts to scale the antifuse structure at the same rate as the memory array has increased the current density as the cross sectional area of the antifuse has decreased. The high current density associated with the existing programming current results in “blown” antifuses where the lower poly N+ layer 98 is voided, as discussed above, rendering the antifuse useless. The incidence of blown antifuses results in lower yields of memory circuits. Alternately, memory circuit manufacturers may choose to not scale the antifuses at the same rate as the memory array. Not scaling antifuses reduces current densities, and therefore increases yields, but at the cost of devoting disproportionate die surface area to redundant systems.
The present technique addresses the problems associated with the scaling of antifuses by introducing a variable resistance component to the antifuse system. In this particular example, a variable resistance component is produced by lightly doping a region through which the current passes. The light doping creates a N− area which is variably resistive in response to an applied voltage. At low voltages, the corresponding resistance may be negligible. At increased voltage, however, a depletion region around the N− area enlarges, progressively increasing the resistance of the N− area. The increased resistance in turn limits the current which may pass through the N− area.
An exemplary embodiment of this technique is depicted in
Although the present antifuse circuit may include such a variable resistor 150, as explained in greater detail below with respect to
This voltage-dependent, current limiting effect may have applications in a wide variety of electrical fields in addition to programming and reading antifuses. In particular, use of these techniques is favored in situations where a variable amount of resistance is desired such that current may be limited in some circumstances but virtually unimpeded in others. However, it is particularly useful for programming antifuses due to the physical limitations, discussed above, which result from scaling antifuses. In regard to scaled antifuses, the programming current may be regulated by controlling the voltage applied to a lightly doped resistor or a transistor having a lightly doped drain or source placed in the antifuse programming path. Conversely, subsequent read currents, which are unlikely to damage the antifuse, may be essentially unimpeded due to the relatively low voltage applied, e.g. 1V, to produce the read current.
Referring now to
If, however, the redundant memory cells in memory array 254 are to be used, the antifuse 86 is programmed, as depicted in
One node of the transistor 200 is lightly doped relative to the second node, as described with respect to
After the antifuse 86 has been programmed, the memory array 254 may be accessed for reading by appropriate configuration of the CGND bus 224 and the FA selection transistor 220, as depicted in
After the antifuse 86 has been programmed, the memory array 254 may be accessed for reading, as depicted in
It should be noted that, although
While the invention may be susceptible to various modifications and alternative forms, specific embodiments have been shown by way of example in the drawings and will be described in detail herein. However, it should be understood that the invention is not intended to be limited to the particular forms disclosed. Rather, the invention is to cover all modifications, equivalents and alternatives falling within the spirit and scope of the invention as defined by the following appended claims.
Porter, Stephen R., Derner, Scott J.
Patent | Priority | Assignee | Title |
10032521, | Jan 08 2016 | Synopsys, Inc | PUF value generation using an anti-fuse memory array |
Patent | Priority | Assignee | Title |
5631862, | Mar 05 1996 | Micron Technology, Inc. | Self current limiting antifuse circuit |
5646438, | Dec 11 1994 | Deutsche ITT Industries GmbH | Programmable semiconductor memory |
5898633, | May 21 1997 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Circuit and method of limiting leakage current in a memory circuit |
6005797, | Mar 20 1998 | Micron Technology, Inc. | Latch-up prevention for memory cells |
6128244, | Jun 04 1998 | Round Rock Research, LLC | Method and apparatus for accessing one of a plurality of memory units within an electronic memory device |
6141272, | Sep 02 1999 | Round Rock Research, LLC | Method and apparatus for programmable control signal generation for a semiconductor device |
6219293, | Sep 01 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus for supplying regulated power to memory device components |
6269023, | May 19 2000 | MONTEREY RESEARCH, LLC | Method of programming a non-volatile memory cell using a current limiter |
6275409, | Jun 19 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of operating a dynamic random access memory |
6297998, | Sep 02 1999 | Round Rock Research, LLC | Method and apparatus for programmable control signal generation for a semiconductor device |
6351425, | Dec 07 2000 | Micron Technology, Inc. | Method and circuit for high voltage programming of antifuses, and memory device and computer system using same |
6355508, | Sep 02 1998 | Micron Technology, Inc. | Method for forming electrostatic discharge protection device having a graded junction |
6365937, | Sep 02 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Electrostatic discharge protection device having a graded junction |
6376297, | Mar 20 1998 | Micron Technology, Inc. | Latch-up prevention for memory cells |
6385098, | Sep 01 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and apparatus for supplying regulated power to memory device components |
6518824, | Dec 14 2000 | Actel Corporation | Antifuse programmable resistor |
6545928, | Sep 25 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Antifuse programming current limiter |
6630724, | Aug 31 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Gate dielectric antifuse circuits and methods for operating same |
6721197, | Dec 20 2000 | MICROSEMI SOC CORP | Antifuse memory cell and antifuse memory cell array |
20010046170, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 31 2004 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 03 2018 | MICRON SEMICONDUCTOR PRODUCTS, INC | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 03 2018 | Micron Technology, Inc | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 047540 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | MICRON SEMICONDUCTOR PRODUCTS, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | JPMORGAN CHASE BANK, N A , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 051028 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Mar 02 2007 | ASPN: Payor Number Assigned. |
Jul 08 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 09 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jul 26 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Feb 06 2010 | 4 years fee payment window open |
Aug 06 2010 | 6 months grace period start (w surcharge) |
Feb 06 2011 | patent expiry (for year 4) |
Feb 06 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 06 2014 | 8 years fee payment window open |
Aug 06 2014 | 6 months grace period start (w surcharge) |
Feb 06 2015 | patent expiry (for year 8) |
Feb 06 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 06 2018 | 12 years fee payment window open |
Aug 06 2018 | 6 months grace period start (w surcharge) |
Feb 06 2019 | patent expiry (for year 12) |
Feb 06 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |