A method of using an e-fuse device is provided. The e-fuse device includes a poly-fuse having one end connected to a source/drain region of a mos transistor and the other end biased to a voltage (VFS). In operation, a gate of the mos transistor receives a step waveform pulse signal. The step waveform pulse signal encompasses a pre-heat voltage (Vp) at a first level during time period (T1-Tp) and a maximum input voltage (VIH) at a second level during time period (Tp-T2). The pre-heat voltage (Vp) is smaller than the maximum input voltage (VIH). The step waveform pulse signal is confined to a minimum input voltage (VIL) before T1 and after T2. Preferably, the time period (T1-Tp) is longer than 5 μs.

Patent
   7187611
Priority
Nov 09 2004
Filed
Nov 09 2004
Issued
Mar 06 2007
Expiry
Dec 28 2024
Extension
49 days
Assg.orig
Entity
Large
1
4
all paid
21. A method of using an e-fuse device, the e-fuse device comprising a poly-fuse strip, the method comprises providing a multi-level current signal to the poly-fuse strip during a time period (T1-T2), the multi-level current signal encompassing a pre-heat first current (Ip) during a time period (T1-Tp), and a second current (IIH) that is larger than the pre-heat first current (Ip) during a time period (Tp-T2), such that a resistance of the poly-fuse strip is changed.
1. A method of using an e-fuse device, the e-fuse device comprising a poly-fuse strip having one end connected to a source/drain region of a mos transistor, and the other end biased to a voltage (VFS), wherein, in use, a gate of the mos transistor receives a step waveform pulse signal that encompasses a pre-heat voltage (Vp) at a first level during a time period (T1-Tp) and a maximum input voltage (VIH) at a second level during a time period (Tp-T2), and wherein the pre-heat voltage (Vp) is smaller than the maximum input voltage (VIH), and the step waveform pulse signal is confined to a minimum input voltage (VIL) before time T1 and after time T2.
13. A method of using an e-fuse device, the e-fuse device comprising a poly-fuse strip having one end connected to a source/drain region of a mos transistor, and the other end biased to a voltage (VFS), wherein, in use, a gate of the mos transistor receives a multi-level square wave pulse signal that encompasses a first intermediate voltage (Vp1) at a first level during a time period (T1-Tp1), a second intermediate voltage (Vp2) at a second level during a time period (Tp1-Tp2) and a maximum input voltage (VIH) at a third level during a time period (Tp2-T2), and wherein the first intermediate voltage (Vp1) is tuned to a sub-threshold voltage that is smaller than the maximum input voltage (VIH), and the multi-level square wave pulse signal is confined to a minimum input voltage (VIL) before time T1 and after time T2.
2. The method according to claim 1 wherein the step waveform pulse signal is a square waveform.
3. The method according to claim 1 wherein the poly-fuse strip is not ruptured after going through the time period (T1-T2), and has a resistance of at least one mega ohm.
4. The method according to claim 3 wherein the time period (T1-T2) is about 200 μs.
5. The method according to claim 1 wherein the time period (T1-Tp) is longer than 5 μs.
6. The method according to claim 1 wherein the minimum input voltage (VIL) is 0V.
7. The method according to claim 1 wherein the mos transistor has the other source/drain region that is connected to ground.
8. The method according to claim 1 wherein the pre-heat voltage (Vp) is approximately 70% to 90% of the maximum input voltage (VIH).
9. The method according to claim 1 wherein the poly-fuse strip comprises a polysilicon layer and a silicide layer laminated on the polysilicon layer, and wherein the pre-heat voltage (Vp) is used to pre-heat the polysilicon layer and thus lower its resistance.
10. The method according to claim 9 wherein the polysilicon layer is P type doped.
11. The method according to claim 9 wherein the silicide layer is made of cobalt silicide.
12. The method according to claim 1 wherein the voltage (VFS) is a positive voltage.
14. The method according to claim 13 wherein the time period (T1-Tp1) is longer than 5 μs.
15. The method according to claim 13 wherein the mos transistor has the other source/drain region that is connected to ground.
16. The method according to claim 13 wherein the minimum input voltage (VIL) is 0V.
17. The method according to claim 13 wherein the first intermediate voltage (Vp1) is approximately 70% to 90% of the maximum input voltage (VIH).
18. The method according to claim 13 wherein the second intermediate voltage (Vp2) is larger than the first intermediate voltage (Vp1) but is smaller than the maximum input voltage (VIH).
19. The method according to claim 13 wherein the time period (T1-T2) is about 200 μs.
20. The method according to claim 13 wherein the poly-fuse strip comprises a polysilicon layer and a silicide layer laminated on the polysilicon layer, and wherein the first intermediate voltage (Vp1) is used to pre-heat the polysilicon layer and thus lower its resistance.
22. The method according to claim 21 wherein the time period (T1-Tp) is less than 1000 μs.
23. The method according to claim 21 wherein the time period (T1-Tp) ranges between 200 ns and 400 ns (nanoseconds).
24. The method according to claim 21 wherein the pre-heat first current (Ip) is less than 24 mA.

1. Field of the Invention

The present invention relates to a method of using an e-fuse device, and more particularly to a method of fusing an e-fuse device by employing a multi-level voltage pulse.

2. Description of the Prior Art

As the integration of a semiconductor increases, the corresponding yield of the device may decrease. Because of the increasing density of memory cells within a semiconductor memory, memory fabrication techniques become more difficult and complicated. Since it is impossible to eliminate the presence of particles or other factors that causes defects, which decreases the yield, during the fabrication of a semiconductor device, a so-called redundancy circuit is conventionally used to make up the desired yield of a semiconductor device.

A redundant memory cell array is provided in the so-called redundancy circuit besides the regular memory array used to store binary data, wherein the redundant memory array replaces the defective memory cells within the regular memory array. Each of the memory cells within the redundant memory cell array is individually connected to the corresponding wordline and bitline. If a number of the memory cells found to be defective within the regular memory array is somewhere in the order of thousands after the test, the memory cells within the redundant memory cell array replace those memory cells found to be defective to make the memory still an irreproachable one.

Generally, the regular memory cell array and the redundant memory cell array in a conventional memory are connected through semiconductor fuse devices, which can be broken by a laser beam or an electrical current. In the case that a defective memory cell is found and needs to be recovered, the corresponding semiconductor fuse device is broken by a laser beam or an electrical current; if there are no defective memory cells found, semiconductor fuse devices remain intact. The kind of fuse device that is broken by an electric current when a defective memory cell is found is also known as an “e-fuse” device, which typically includes a strip of poly fuse with one end serially connected to a source/drain of a MOS transistor, and the other end of the poly fuse connected to a positive voltage. The MOS transistor has the other source/drain that is connected to ground, and a gate that is biased to a gate voltage to allow an electric current to flow through the poly fuse and break the poly fuse in a very short time.

Referring to FIG. 1, a Vg-Time plot showing a pulse voltage waveform applied to a gate of a MOS transistor of an e-fuse device to be broken according to prior art method is demonstrated. As shown in FIG. 1, the pulse voltage waveform is a single-level square waveform that can be generated by conventional voltage pulse generator. The simple pulse voltage waveform in FIG. 1 has a maximum voltage value VIH during time period T2-T1, and a minimum voltage value VIL that is typically 0 volt. Ordinarily, the maximum voltage value VIH is about the threshold voltage of the MOS transistor of the e-fuse device to be broken. Originally, the poly fuse strip of the e-fuse device has a resistance of about 100 ohm. After going through the fusing process, the resistance of the poly fuse strip ramps up to at least one mega ohm.

However, the prior art method of breaking the aforesaid e-fuse device is very difficult to control, thus leading to a low repair yield. According to the prior art, the process window for the maximum voltage value VIH is too small (±5%). Once the real maximum input voltage of the pulse exceeds the limit value, the poly-fuse strip ruptures immediately. Accordingly, there is a need in this industry to provide an improved method of using the e-fuse device that is capable of overcoming the aforesaid problem, thereby increasing the process window, reliability, and thus improving repair yield.

It is the primary object of the present invention to provide a method of using an e-fuse device to solve the above-described problems.

It is another object of the present invention to provide an electrical method for fusing an e-fuse, thereby providing larger process window and reliability as well as repair yield.

In accordance with the claimed invention, a method of using an e-fuse device is provided. The e-fuse device includes a poly-fuse having one end connected to a source/drain (S/D) region of a MOS transistor and the other end biased to a voltage (VFS). In operation, a gate of the MOS transistor receives a step waveform pulse signal. The step waveform pulse signal encompasses a pre-heat voltage (Vp) at the first level during time period (T1-Tp) and a maximum input voltage (VIH) at second level during time period (Tp-T2). The pre-heat voltage (Vp) is smaller than the maximum input voltage (VIH). The step waveform pulse signal is confined to a minimum input voltage (VIL) before T1 and after T2. The time period (T1-Tp) is longer than 5 μs.

According to one aspect of the present invention, the poly-fuse strip comprises a polysilicon layer and a suicide layer laminated on the polysilicon layer, and wherein the first intermediate voltage (Vp1) is used to pre-heat the polysilicon layer and thus lower its resistance.

According to another aspect of this invention, a method of using an e-fuse device is provided. The e-fuse device comprises a poly-fuse strip. The method comprises providing a multi-level current signal to the poly-fuse strip during a time period (T1-T2). The multi-level current signal encompasses a pre-heat first current (Ip) during a time period (T1-Tp), and a second current (IIH) that is larger than the pre-heat first current (Ip) during a time period (Tp-T2), such that a resistance of the poly-fuse strip is changed.

Other objects, advantages, and novel features of the claimed invention will become more clearly and readily apparent from the following detailed description when taken in conjunction with the accompanying drawings.

The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:

FIG. 1 is a Vg vs. Time plot showing a pulse voltage waveform applied to a gate of a MOS transistor of an e-fuse device to be broken according to prior art method;

FIG. 2 is an equivalent circuit of an e-fuse device according to this invention;

FIG. 3 is an exemplary enlarged plan view of a poly-fuse strip of an e-fuse device according to this invention;

FIG. 4 is a schematic cross-sectional diagram showing the internal structure of the poly-fuse strip along line I—I of FIG. 3;

FIG. 5 demonstrates a Vg vs. Time plot showing a step pulse voltage waveform applied to a gate of a MOS transistor during the fusing process of an e-fuse device to be broken according to the present invention method;

FIG. 6 demonstrates a Vg vs. Time plot showing a step pulse voltage waveform applied to a gate of a MOS transistor during the fusing process of an e-fuse device to be broken according to the second preferred embodiment of the present invention method; and

FIG. 7 is a schematic Current vs. Time (I-T) plot in accordance with the third preferred embodiment of this invention.

Please refer to FIG. 2 to FIG. 4, wherein FIG. 2 is an equivalent circuit of an e-fuse device 10 according to this invention; FIG. 3 is an exemplary enlarged plan view of a poly-fuse strip of an e-fuse device; and FIG. 4 is a schematic cross-sectional diagram showing the internal structure of the poly-fuse strip along line I—I of FIG. 3. As shown in FIG. 2, the e-fuse device 10 comprises a strip of poly-fuse 12 having one end serially connected to a source/drain (S/D) 142 of a MOS transistor 14. The MOS transistor 14 such as an NMOS transistor has a gate 141 formed on a channel region (not explicitly shown) and two space-apart S/D regions 142 situated next to the gate 141. The gate 141 of the MOS transistor 14 is connected to a gate voltage (Vg) source, which supplies a voltage pulse that turns the MOS transistor 14 on in a very short time (<1 second) to allow an electric current (Ids) passing the poly-fuse 12, thereby turning the poly-fuse 12 into a high resistance state.

As shown in FIG. 3, and briefly back to FIG. 2, the other end of the strip of poly-fuse 12, which is hereinafter referred to as an FS (Fuse Source) terminal, is biased to a voltage VFS. The voltage VFS may be a positive voltage. As mentioned, one S/D region 142 of the MOS transistor 14 is in series connection with the poly-fuse 12. The other S/D region 142 of the MOS transistor 14 is connected to ground. The gate 141 of the MOS transistor 14 comprises a polysilicon layer, a silicide layer and a cap nitride layer. The structure of the poly-fuse 12 is similar to that of the gate 141. As shown in FIG. 4, the poly-fuse 12, which is fabricated on a semiconductor substrate 40, comprises a polysilicon layer 42 laminated on an oxide layer 41, a silicide layer 44 laminated on the polysilicon layer 42, and a silicon nitride cap layer 46 capping the silicide layer 44. On its sidewalls, spacers 48 such as silicon nitride spacers are formed. In accordance with the preferred embodiment of the present invention, the silicide layer 44 is made of cobalt silicide, and the polysilicon layer 42 may be P type doped polysilicon layer, but not limited thereto. In other cases, the polysilicon layer 42 may be N type doped polysilicon layer, while the silicide layer 44 may be made of nickel silicide or the like.

Please refer to FIG. 5. FIG. 5 demonstrates a Vg vs. Time plot showing a schematic pulse voltage waveform applied to the gate 141 of the MOS transistor 14 during the fusing process of an e-fuse device 10 to be broken according to the present invention method. According to the preferred embodiment of the present invention, the pulse voltage signal for fusing the e-fuse device 10 is a step square waveform. The step pulse voltage signal encompasses a pre-heat voltage (Vp) at the first level during time period (T1-Tp) and a maximum input voltage (VIH) at second level during time period (Tp-T2). The pre-heat voltage (Vp) is smaller than the maximum input voltage (VIH). The maximum input voltage (VIH) is about the threshold voltage (VTH) of the MOS transistor 14. The step pulse voltage signal is confined to a minimum input voltage (VIL) before T1 and after T2. Preferably, the minimum input voltage (VIL) is about 0 volt. By applying the aforesaid step pulse voltage signal to the gate 141 of the MOS transistor 14, the resistance of the poly-fuse is dramatically increased from, for example, an initial value of about 100 ohm to about one mega ohm, but having no risk of rupturing the poly-fuse 12. Preferably, the pre-heat voltage (Vp) is approximately 70% to 90% of the maximum input voltage (VIH).

By way of example, the maximum input voltage (VIH) of the step pulse voltage signal is about 2.0V, the total time period (T2-T1) is about 200 μs. Preferably, the time period (T1-Tp) is longer than 5 μs, for example, 5–10 μs, and the pre-heat voltage (Vp) is approximately 1.7V. It is noteworthy that the pre-heat voltage (Vp) is tuned to a sub-threshold voltage during the time period (T1-Tp), which is approximately 70% to 90% of the maximum input voltage (VIH), as mentioned. One unexpected benefit of replacing the prior art simple square waveform with the multi-level square waveform is the gain of the process window from ±5% to ±15%.

It is believed that a relatively small amount of electric current flows through the poly-fuse 12 at the first level during time period (T1-Tp) directly ahead the major second level (Tp-T2) contributes to the significant increase of the fusing process window. More specifically, the relatively small amount of electric current flows through the silicide layer 44 of the poly-fuse 12 and pre-heat the underlying polysilicon layer 42. As the temperature of the polysilicon layer 42 increases, the resistance of the polysilicon layer 42 of the poly-fuse 12 decreases. It is advantageous to do so because at the following major level (Tp-T2) the pre-heated polysilicon layer 44 with reduced resistance may share the burden of the silicide layer 44 carrying high electric current at the maximum gate voltage VIH. The pre-heat process also prevents the silicide layer 44 from the risk of direct evaporation or sublimation due to sudden electric current ramp.

Please refer to FIG. 6. FIG. 6 demonstrates a Vg vs. Time plot showing a step pulse voltage waveform applied to a gate of a MOS transistor during the fusing process of an e-fuse device to be broken according to the second preferred embodiment of the present invention method. As shown in FIG. 6, according to the second preferred embodiment of the present invention, the step pulse voltage waveform is a multi-level square waveform having a maximum gate voltage VIH during Tp2-T2, a minimum gate voltage VIL, and two intermediate gate voltages Vp1 and Vp2 during T1-Tp2. The maximum gate voltage VIH is about the threshold voltage of the MOS transistor that is in series connection with the poly-fuse to be broken. The step pulse voltage signal is confined to the minimum input voltage (VIL) before T1 and after T2. Preferably, the minimum input voltage (VIL) is about 0 volt. By applying the aforesaid step pulse voltage signal to the gate 141 of the MOS transistor 14, the resistance of the poly-fuse is dramatically increased from, for example, an initial value of about 100 ohm to about one mega ohm, but having no risk of rupturing the poly-fuse 12. Preferably, the first intermediate gate voltage or pre-heat voltage (Vp1) is approximately 70% to 90% of the maximum input voltage (VIH). The time period T1-Tp1 is preferably longer than 5 μs. The second intermediate voltage (Vp1) is larger than the first intermediate voltage (Vp1) but is smaller than the maximum input voltage (VIH).

Referring to FIG. 7, a schematic Current vs. Time (I-T) plot is illustrated in accordance with the third preferred embodiment of this invention. As shown in FIG. 7, a two-step or two-level current is employed. Before Time T1, the electric current passing the poly-fuse 12 of FIG. 2 is IIL, which is close to zero. During time period (T1-Tp), a pre-heat current Ip is provided to the poly-fuse 12. During time period (Tp-T2), a current IIH that is larger than pre-heat current Ip is provided to the poly-fuse 12. By applying the aforesaid step current signal to the poly-fuse, the resistance of the poly-fuse is dramatically increased from, for example, an initial value of about 100 ohm to about one mega ohm or higher, but with no risk of rupturing the poly-fuse 12. The magnitude of the pre-heat current Ip is preferably not larger than 24 mA. Preferably, the pre-heat current Ip is about 20 mA or less than 20 mA. It is advantageous to do so because the relatively small current during time period (T1-Tp) will amazingly increase the possibility of successful metal migration from the silicide layer 44 to the underlying polysilicon layer 42 of the poly-fuse 12, thereby forming a high-resistance poly-fuse without rupturing the fuse. Such metal migration occurs in an extreme short time period such as less than 1000 μs, even less than 400 ns (nanosecond).

Those skilled in the art will readily observe that numerous modifications and alterations of the present invention method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.

Chen, Bei-Hsiang

Patent Priority Assignee Title
9628920, Oct 16 2014 Infineon Technologies AG Voltage generator and biasing thereof
Patent Priority Assignee Title
5519654, Sep 17 1990 Kabushiki Kaisha Toshiba Semiconductor memory device with external capacitor to charge pump in an EEPROM circuit
6178126, Mar 23 2000 GLOBALFOUNDRIES Inc Memory and system configuration for programming a redundancy address in an electric system
6208549, Feb 24 2000 XILINX, Inc.; Xilinx, Inc One-time programmable poly-fuse circuit for implementing non-volatile functions in a standard sub 0.35 micron CMOS
6570806, Jun 25 2001 GOOGLE LLC System and method for improving DRAM single cell fail fixability and flexibility repair at module level and universal laser fuse/anti-fuse latch therefor
//
Executed onAssignorAssigneeConveyanceFrameReelDoc
Nov 09 2004United Microelectronics Corp.(assignment on the face of the patent)
Mar 25 2005CHEN, BEI-HSIANGUnited Microelectronics CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0158310333 pdf
Date Maintenance Fee Events
Aug 20 2010M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Aug 27 2014M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Aug 06 2018M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Mar 06 20104 years fee payment window open
Sep 06 20106 months grace period start (w surcharge)
Mar 06 2011patent expiry (for year 4)
Mar 06 20132 years to revive unintentionally abandoned end. (for year 4)
Mar 06 20148 years fee payment window open
Sep 06 20146 months grace period start (w surcharge)
Mar 06 2015patent expiry (for year 8)
Mar 06 20172 years to revive unintentionally abandoned end. (for year 8)
Mar 06 201812 years fee payment window open
Sep 06 20186 months grace period start (w surcharge)
Mar 06 2019patent expiry (for year 12)
Mar 06 20212 years to revive unintentionally abandoned end. (for year 12)