A method of using an e-fuse device is provided. The e-fuse device includes a poly-fuse having one end connected to a source/drain region of a mos transistor and the other end biased to a voltage (VFS). In operation, a gate of the mos transistor receives a step waveform pulse signal. The step waveform pulse signal encompasses a pre-heat voltage (Vp) at a first level during time period (T1-Tp) and a maximum input voltage (VIH) at a second level during time period (Tp-T2). The pre-heat voltage (Vp) is smaller than the maximum input voltage (VIH). The step waveform pulse signal is confined to a minimum input voltage (VIL) before T1 and after T2. Preferably, the time period (T1-Tp) is longer than 5 μs.
|
21. A method of using an e-fuse device, the e-fuse device comprising a poly-fuse strip, the method comprises providing a multi-level current signal to the poly-fuse strip during a time period (T1-T2), the multi-level current signal encompassing a pre-heat first current (Ip) during a time period (T1-Tp), and a second current (IIH) that is larger than the pre-heat first current (Ip) during a time period (Tp-T2), such that a resistance of the poly-fuse strip is changed.
1. A method of using an e-fuse device, the e-fuse device comprising a poly-fuse strip having one end connected to a source/drain region of a mos transistor, and the other end biased to a voltage (VFS), wherein, in use, a gate of the mos transistor receives a step waveform pulse signal that encompasses a pre-heat voltage (Vp) at a first level during a time period (T1-Tp) and a maximum input voltage (VIH) at a second level during a time period (Tp-T2), and wherein the pre-heat voltage (Vp) is smaller than the maximum input voltage (VIH), and the step waveform pulse signal is confined to a minimum input voltage (VIL) before time T1 and after time T2.
13. A method of using an e-fuse device, the e-fuse device comprising a poly-fuse strip having one end connected to a source/drain region of a mos transistor, and the other end biased to a voltage (VFS), wherein, in use, a gate of the mos transistor receives a multi-level square wave pulse signal that encompasses a first intermediate voltage (Vp1) at a first level during a time period (T1-Tp1), a second intermediate voltage (Vp2) at a second level during a time period (Tp1-Tp2) and a maximum input voltage (VIH) at a third level during a time period (Tp2-T2), and wherein the first intermediate voltage (Vp1) is tuned to a sub-threshold voltage that is smaller than the maximum input voltage (VIH), and the multi-level square wave pulse signal is confined to a minimum input voltage (VIL) before time T1 and after time T2.
3. The method according to
7. The method according to
8. The method according to
9. The method according to
10. The method according to
11. The method according to
15. The method according to
17. The method according to
18. The method according to
20. The method according to
23. The method according to
|
1. Field of the Invention
The present invention relates to a method of using an e-fuse device, and more particularly to a method of fusing an e-fuse device by employing a multi-level voltage pulse.
2. Description of the Prior Art
As the integration of a semiconductor increases, the corresponding yield of the device may decrease. Because of the increasing density of memory cells within a semiconductor memory, memory fabrication techniques become more difficult and complicated. Since it is impossible to eliminate the presence of particles or other factors that causes defects, which decreases the yield, during the fabrication of a semiconductor device, a so-called redundancy circuit is conventionally used to make up the desired yield of a semiconductor device.
A redundant memory cell array is provided in the so-called redundancy circuit besides the regular memory array used to store binary data, wherein the redundant memory array replaces the defective memory cells within the regular memory array. Each of the memory cells within the redundant memory cell array is individually connected to the corresponding wordline and bitline. If a number of the memory cells found to be defective within the regular memory array is somewhere in the order of thousands after the test, the memory cells within the redundant memory cell array replace those memory cells found to be defective to make the memory still an irreproachable one.
Generally, the regular memory cell array and the redundant memory cell array in a conventional memory are connected through semiconductor fuse devices, which can be broken by a laser beam or an electrical current. In the case that a defective memory cell is found and needs to be recovered, the corresponding semiconductor fuse device is broken by a laser beam or an electrical current; if there are no defective memory cells found, semiconductor fuse devices remain intact. The kind of fuse device that is broken by an electric current when a defective memory cell is found is also known as an “e-fuse” device, which typically includes a strip of poly fuse with one end serially connected to a source/drain of a MOS transistor, and the other end of the poly fuse connected to a positive voltage. The MOS transistor has the other source/drain that is connected to ground, and a gate that is biased to a gate voltage to allow an electric current to flow through the poly fuse and break the poly fuse in a very short time.
Referring to
However, the prior art method of breaking the aforesaid e-fuse device is very difficult to control, thus leading to a low repair yield. According to the prior art, the process window for the maximum voltage value VIH is too small (±5%). Once the real maximum input voltage of the pulse exceeds the limit value, the poly-fuse strip ruptures immediately. Accordingly, there is a need in this industry to provide an improved method of using the e-fuse device that is capable of overcoming the aforesaid problem, thereby increasing the process window, reliability, and thus improving repair yield.
It is the primary object of the present invention to provide a method of using an e-fuse device to solve the above-described problems.
It is another object of the present invention to provide an electrical method for fusing an e-fuse, thereby providing larger process window and reliability as well as repair yield.
In accordance with the claimed invention, a method of using an e-fuse device is provided. The e-fuse device includes a poly-fuse having one end connected to a source/drain (S/D) region of a MOS transistor and the other end biased to a voltage (VFS). In operation, a gate of the MOS transistor receives a step waveform pulse signal. The step waveform pulse signal encompasses a pre-heat voltage (Vp) at the first level during time period (T1-Tp) and a maximum input voltage (VIH) at second level during time period (Tp-T2). The pre-heat voltage (Vp) is smaller than the maximum input voltage (VIH). The step waveform pulse signal is confined to a minimum input voltage (VIL) before T1 and after T2. The time period (T1-Tp) is longer than 5 μs.
According to one aspect of the present invention, the poly-fuse strip comprises a polysilicon layer and a suicide layer laminated on the polysilicon layer, and wherein the first intermediate voltage (Vp1) is used to pre-heat the polysilicon layer and thus lower its resistance.
According to another aspect of this invention, a method of using an e-fuse device is provided. The e-fuse device comprises a poly-fuse strip. The method comprises providing a multi-level current signal to the poly-fuse strip during a time period (T1-T2). The multi-level current signal encompasses a pre-heat first current (Ip) during a time period (T1-Tp), and a second current (IIH) that is larger than the pre-heat first current (Ip) during a time period (Tp-T2), such that a resistance of the poly-fuse strip is changed.
Other objects, advantages, and novel features of the claimed invention will become more clearly and readily apparent from the following detailed description when taken in conjunction with the accompanying drawings.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention. In the drawings:
Please refer to
As shown in
Please refer to
By way of example, the maximum input voltage (VIH) of the step pulse voltage signal is about 2.0V, the total time period (T2-T1) is about 200 μs. Preferably, the time period (T1-Tp) is longer than 5 μs, for example, 5–10 μs, and the pre-heat voltage (Vp) is approximately 1.7V. It is noteworthy that the pre-heat voltage (Vp) is tuned to a sub-threshold voltage during the time period (T1-Tp), which is approximately 70% to 90% of the maximum input voltage (VIH), as mentioned. One unexpected benefit of replacing the prior art simple square waveform with the multi-level square waveform is the gain of the process window from ±5% to ±15%.
It is believed that a relatively small amount of electric current flows through the poly-fuse 12 at the first level during time period (T1-Tp) directly ahead the major second level (Tp-T2) contributes to the significant increase of the fusing process window. More specifically, the relatively small amount of electric current flows through the silicide layer 44 of the poly-fuse 12 and pre-heat the underlying polysilicon layer 42. As the temperature of the polysilicon layer 42 increases, the resistance of the polysilicon layer 42 of the poly-fuse 12 decreases. It is advantageous to do so because at the following major level (Tp-T2) the pre-heated polysilicon layer 44 with reduced resistance may share the burden of the silicide layer 44 carrying high electric current at the maximum gate voltage VIH. The pre-heat process also prevents the silicide layer 44 from the risk of direct evaporation or sublimation due to sudden electric current ramp.
Please refer to
Referring to
Those skilled in the art will readily observe that numerous modifications and alterations of the present invention method may be made while retaining the teachings of the invention. Accordingly, the above disclosure should be construed as limited only by the metes and bounds of the appended claims.
Patent | Priority | Assignee | Title |
9628920, | Oct 16 2014 | Infineon Technologies AG | Voltage generator and biasing thereof |
Patent | Priority | Assignee | Title |
5519654, | Sep 17 1990 | Kabushiki Kaisha Toshiba | Semiconductor memory device with external capacitor to charge pump in an EEPROM circuit |
6178126, | Mar 23 2000 | GLOBALFOUNDRIES Inc | Memory and system configuration for programming a redundancy address in an electric system |
6208549, | Feb 24 2000 | XILINX, Inc.; Xilinx, Inc | One-time programmable poly-fuse circuit for implementing non-volatile functions in a standard sub 0.35 micron CMOS |
6570806, | Jun 25 2001 | GOOGLE LLC | System and method for improving DRAM single cell fail fixability and flexibility repair at module level and universal laser fuse/anti-fuse latch therefor |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 09 2004 | United Microelectronics Corp. | (assignment on the face of the patent) | / | |||
Mar 25 2005 | CHEN, BEI-HSIANG | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015831 | /0333 |
Date | Maintenance Fee Events |
Aug 20 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Aug 27 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Aug 06 2018 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Mar 06 2010 | 4 years fee payment window open |
Sep 06 2010 | 6 months grace period start (w surcharge) |
Mar 06 2011 | patent expiry (for year 4) |
Mar 06 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Mar 06 2014 | 8 years fee payment window open |
Sep 06 2014 | 6 months grace period start (w surcharge) |
Mar 06 2015 | patent expiry (for year 8) |
Mar 06 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Mar 06 2018 | 12 years fee payment window open |
Sep 06 2018 | 6 months grace period start (w surcharge) |
Mar 06 2019 | patent expiry (for year 12) |
Mar 06 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |