The present invention provides a method of passivating an oxide compound disposed on a iii-V semiconductor substrate. The method is intended for use with dielectric stacks, gallate compounds, and gallium compounds used in gate quality oxide layers. The method includes heating a semiconductor structure at an elevated temperature of between about 230° C. and about 400° C. The semiconductor structure is exposed to an atmosphere that is supersaturated with water vapor or vapor of deuterium oxide. The exposure takes place at elevated temperature and continues for a period of time between about 5 minutes to about 120 minutes. It has been found that the method of the present invention results in a semiconductor product that has significantly improved performance characteristics over semiconductors that are not passivated, or that use a dry hydrogen method of passivation.
|
1. A method for passivating oxide-semiconductor materials comprising the steps of:
providing a semiconductor structure comprising a iii-V material on a gallium oxide based dielectric material over the iii-V material, wherein the structure comprises an epitaxial layer disposed on a iii-V substrate and the gallium oxide based dielectric material is a dielectric stack disposed on top of the epitaxial layer;
heating the semiconductor structure; and
exposing the semiconductor structure to a vapor of water or deuterium oxide or water and deuterium oxide.
17. A method for passivating a gate oxide on a iii-V compound semiconductor substrate comprising the steps of:
providing a multilayer semiconductor structure comprising a iii-V substrate, an epitaxial layer deposited on one side of the iii-V substrate, and a gallate/gallium oxide layer on one side of the epitaxial layer;
heating the semiconductor structure at a temperature of between about 230° C. to about 400° C.; and
exposing the semiconductor structure to a vapor of water or deuterium oxide or water and deuterium oxide for a time of between about 5 minutes to about 120 minutes.
8. A method of passivating a deposited oxide compound iii-V semiconductor interface comprising the steps of:
heating a source of liquid water or deuterium oxide so as to boil the liquid;
transferring vapor of water or deuterium oxide to a vessel;
heating a semiconductor material in a vessel at a temperature between approximately 230° C. and approximately 400° C., the semiconductor material comprising a iii-V material and a gallium oxide based dielectric material over the iii-V material; and
exposing the semiconductor material to the vapor for a time of between about 5 to about 120 minutes.
2. The method according to
3. The method according to
4. The method according to
5. The method according to
6. The method according to
7. The method according to
9. The method according to
10. The method according to
11. The method according to
13. The method according to
14. The method according to
15. The method according to
16. The method according to
18. The method according to
19. The method according to
|
The present invention relates to a method of passivating an oxide-III/V semiconductor interface. More particularly, the invention relates to the usage of vapor of water (H2O) or deuterium oxide (D2O) to passivate the interface between a gate oxide such as a Ga2O3 based dielectric stack and a semiconductor epitaxial layer.
Oxide-semiconductor interfaces have a wide application in many aspects of the semiconductor industry. Recently, the demand has also grown for III-V semiconductors in high volume applications such as wireless and fiber optic communications. This has sparked increased interest in III-V based metal-oxide semiconductor (MOS) field effect transistors (FET). This increased demand has in turn focused research on surmounting previous technical limitations and manufacturing difficulties encountered with III-V MOSFET applications.
The requirements for gate quality oxide-semiconductor interfaces are numerous. In one aspect of semiconductor manufacture, there are competing demands. It is desired to “passivate” the interface between an oxide and a semiconductor. However, it is simultaneously desired that the passivation step not unduly affect the trap density at a given trap energy in the final product. Thus it is desired to develop manufacturing methods for oxide/III-V semiconductor structures that simultaneously achieve an effective interface passivation while reducing or maintaining oxide trap density levels.
Previously, gallium based MOS structures have encountered technical limitations due to high trap density. Trap density has been so high that in MOSFET applications the semiconductor could not function. Thus it would be desired to find a method of treating III-V type MOS structures so as to reduce both interface and oxide trap density.
In prior art thermal silicon dioxide MOS structures with silicon as the semiconductor substrate, oxide-semiconductor interface passivation is achieved using an atmosphere infused with dry hydrogen (H2) or hydrogen's isotope, deuterium. Prior art further describes effective passivation of Ga2O3/GaAs interfaces using dry hydrogen or deuterium generated by a plasma (U.S. Pat. No. 6,025,281). However, it has been learned that dry hydrogen or deuterium do not function well with Ga2O3 based dielectric stacks on III-V semiconductors. For example, oxide-semiconductor structures that use GdGaO/Ga2O3 dielectric stacks on GaAs are not well treated by prior art methods. Although a dry hydrogen passivation of such materials efficiently reduces the Ga2O3/GaAs interface trap density, such prior art technique damages the oxide and increases the oxide trap density resulting in a substantial increase of the total trap density, thus rendering the materials unsuitable. Thus, it is also desired to discover new materials for passivation operations.
Hence there is a need to develop a new passivation method that yields improved results and is relatively inexpensive to use. It would be desired to develop a new passivation method that is directed to gate dielectric stacks on III-V semiconductors comprising gallium oxide, gallate layers and/or combinations thereof. It would be further desired to develop a new passivation method that is directed to gate dielectric stacks on III-V semiconductors which reduces the trap density at the oxide/III-V semiconductor interface while reducing or maintaining the oxide trap density. It would further be advantageous if the new passivation method employed existing processing hardware and equipment that is used in semiconductor manufacturing processes. The present invention addresses one or more of these needs.
The present invention will hereinafter be described in conjunction with the following drawing figures, wherein like numerals denote like elements, and wherein
The following detailed description of the invention is merely exemplary in nature and is not intended to limit the invention or the application and uses of the invention. Furthermore, there is no intention to be bound by any theory presented in the preceding background of the invention or the following detailed description of the invention.
There is shown in
The dielectric stack 13 that is disposed on the substrate may be characterized as a gate oxide. In one preferred embodiment, dielectric stack 13 comprises a gallium compound such as gallium oxide (Ga2O3). As a further alternative, dielectric stack 13 may comprise a gallate compound. In still a further embodiment, dielectric stack 13 comprises both gallium and gallate compounds, one such structure being a GdGaO/Ga2O3 dielectric stack. Gallate and gallium compounds of all stoichiometries may be included in the semiconductor structure 10 that is part of the method herein. Further, gate oxide layers that include both gallate and gallium compounds may comprise varying stoichiometries and amounts of the materials provided they function as a dielectric stack.
The invention is directed to semiconductor structures of III-V materials. It is thus within the scope of the invention to include GaAs based epitaxial semiconductor structures as the III-V substrate 11. In one embodiment, the method of the present invention is applied to a multilayer semiconductor structure comprising a III-V substrate, an epitaxial layer deposited on one side of the III-V substrate, and a gallate/gallium oxide layer on one side of the epitaxial layer. Further the method may be applied where the gallate/gallium oxide layer comprises a GdGaO/Ga2O3 dielectric stack wherein the gallate compound may have gadolinium and gallium in differing stoichiometries.
According to an embodiment of the invention, a semiconductor structure of the type shown in
Referring now to
In operation, heat source 20 is activated so that it begins to provide heat. If, for example, heating coils 21 are present, an electric current may be passed through them to provide heat. By creating heat, heat source 20 begins to heat both water source 22 and semiconductor structure 10. In a preferred embodiment, heat source 20 continues to gradually heat these items until semiconductor structure 10 reaches a steady temperature between approximately 230° C. and approximately 400° C. As is understood in manufacturing techniques, the temperature may correspond to the temperature of the ambient such that the structure is heated at that temperature. As water source 22 is heated above 100° C., water 23 begins to vaporize. The water vapor expands into the volume defined by enclosure 25. Preferably the production of water vapor continues within enclosure 25 until the atmosphere therein reaches a supersaturated state with respect to the water vapor. The atmosphere within enclosure 25 may comprise, other than water vapor, air.
The gaseous water vapor thereupon migrates until it comes into contact with the surface of dielectric stack 13 of semiconductor structure 10. While not wishing to be bound by any particular chemical theory, the following discussion is further provided to explain the possible function of the passivation method. When molecules of water vapor contact the surface of dielectric stack 13 of semiconductor structure 10, the water molecules dissociate into hydroxyl groups (—OH−) and hydrogen (H+). The hydroxyl groups and hydrogen atoms further migrate and diffuse into and through the dielectric stack 13 towards the oxide-semiconductor interface. It is theorized that the hydroxyl components may react with various oxygen or metal components of the oxide structure thereby removing defects from the oxide structure, further compensating the reducing and defect creating effect of hydrogen in metal oxides and thus effectively lowering the total oxide trap density. It is known, for example, that defects in the bond structure of metals and oxygen atoms within the oxide amorphous network structure give rise to trap locations. Thus, it is believed that the hydroxyl ions interact with atomic-defects in some manner so as to eliminate oxide traps. Simultaneously, hydrogen is delivered to the oxide-semiconductor interface passivating interface defects and lowering interface trap density. Thus, the combination of hydroxyl groups and hydrogen atoms removes both oxide and interface defects, and the total trap density of semiconductor structure 10 is lowered.
In an alternative embodiment, deuterium oxide is substituted for water 23. As with water, deuterium oxide used as an annealing agent is preferably high purity and deionized. Deuterium is a stable, naturally-occurring isotope of hydrogen with an atomic mass of two (one proton and one neutron). There is approximately 1 part of deuterium to 5000 parts of normal hydrogen found in nature. Deuterium is sometimes called heavy hydrogen. When combined with oxygen, the oxide form is referred to as heavy water. It is also within the scope of the invention to use both water vapor and vapor of deuterium oxide in combination as the annealing vapor.
An alternative embodiment of the passivation method, an embodiment that may be more suited to industrial semiconductor fabrication methods, is now described. Referring to
Preferably vapor source 31 also includes a means to deliver vapor to the target semiconductor. Thus, in one embodiment, vapor source 31 is in fluid communication with the semiconductor. In one preferred embodiment an inlet 32 provides fluid access from the exterior to the interior of vapor source 31, and an outlet 33 provides fluid access from the interior to the exterior of vapor source 31. Water 34 (or deuterium oxide) in liquid form may be disposed within vapor source. Water vapor (or the gas of deuterium oxide) may also be present in vapor source 31.
In a preferred embodiment vapor source 31 is connected to passivation vessel 37 through a fluid connection 36. One kind of fluid connection is a tubing or conduit. Fluid connection 36 provides a passage for the travel of vapor from vapor source 31 into and through vessel 37. In a preferred embodiment, fluid connection 36 connects outlet 33 of vapor source 31 to an ingress (not shown) on vessel 37.
Vessel 37 defines a chamber or space. In one embodiment vessel 37 is a quartz tube of the kind used in semiconductor fabrication. Vessel 37 is preferably of sufficient dimension to allow a semiconductor, or semiconductor wafer 38, to be positioned therein. As illustrated in
Having described the invention from a structural standpoint, a method and manner of using the invention will now be described.
In operation, a heating means heats the fluid 34 (water or deuterium oxide) within vapor source 31. The heating of the fluid 34 vaporizes a portion of the fluid. The vapor creates a supersaturated or nearly supersaturated environment in the gas atmosphere 35 above the fluid.
A carrier gas such as oxygen (O2), air, or argon may pass through inlet 32 into the interior of vapor source 31. The carrier gas thereupon “bubbles” through the liquid 34 and rises into the gas atmosphere 35 within vapor source 31. The carrier gas thereupon exits vapor source 31 through outlet 33. The rate of flow of the carrier gas is calibrated so that the fluid vapor within vapor source 31 is in a supersaturated state, or near supersaturated state, with respect to the fluid. Likewise heat transfer to vapor source 31 can be adjusted to provide a supersaturated, or nearly supersaturated vapor in the bubbler.
The carrier gas, now intermixed with vapor, exits vapor source 31 through outlet 33 and passes through conduit 36 to vessel 37. Vessel 37 meanwhile has been heated by heating means 39. Preferably the temperature within vessel 37 is held at a steady temperature between approximately 230° C. and 400° C. The temperature may correspond to the ambient temperature within the vessel such that the structure is heated at that temperature. The vapor that has been introduced into vessel 37 impinges on semiconductor wafers 38 placed therein. Any excess pressure within vessel 37 is allowed to escape through an exit or egress. The atmosphere that enters vessel and exits vessel is controlled so that the annealing vapor is present within vessel 37. The annealing vapor remains present within vessel 37 for a time period sufficient to affect annealing or the semiconductor structure. Preferably this time period is between approximately 5 minutes and approximately 120 minutes. Further, the heat transfer and mass transfer is controlled so that the vapor present within vessel 37 is in a supersaturated or near supersaturated condition.
In an alternative embodiment, vessel 37 is placed in a furnace. Thus, vessel 37 is heated to a desired temperature by the furnace. In this embodiment, heating means 39 need not be present. An industrial-type quartz tube furnace is acceptable, such as a Thermco MaxiBrute Furnace.
In one preferred embodiment, the vapor passivation method described herein is one manufacturing step in a larger process used to manufacture semiconductor chips in wafer form. The passivation method (or annealing step) may be practiced at any time during manufacture. It is preferred, however, that the annealing step take place before a gate metal deposition step. It is also preferred that the passivation step follow the ohmic contact formation step.
At several points in the process heating steps have been described. It is generally preferred that the rate of heating be gradual and uniform. Likewise, upon completion of the annealing step it is generally preferred that heat be removed and that materials be allowed to cool at a gradual rate to ambient temperature, or to a temperature suited for the next processing step.
In further processing of the semiconductor structure, it may receive other materials of the kind used to create an electronic device such as a transistor. For example, other steps may include forming a layer of gate material, especially on the dielectric stack. Any of the layers may also be patterned to form a gate of a transistor.
Referring now to
Referring now to
While at least one exemplary embodiment has been presented in the foregoing detailed description of the invention, it should be appreciated that a vast number of variations exist. It should also be appreciated that the exemplary embodiment or exemplary embodiments are only examples, and are not intended to limit the scope, applicability, or configuration of the invention in any way. Rather, the foregoing detailed description will provide those skilled in the art with a convenient road map for implementing an exemplary embodiment of the invention, it being understood that various changes may be made in the function and arrangement of elements described in an exemplary embodiment without departing from the scope of the invention as set forth in the appended claims.
Passlack, Matthias, Medendorp, Nicholas
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5696023, | Dec 31 1990 | The Board of Trustees of the University of Illinois | Method for making aluminum gallium arsenide semiconductor device with native oxide layer |
6025281, | Dec 18 1997 | Freescale Semiconductor, Inc | Passivation of oxide-compound semiconductor interfaces |
6030453, | Mar 04 1997 | Freescale Semiconductor, Inc | III-V epitaxial wafer production |
6159834, | Feb 12 1998 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Method of forming a gate quality oxide-compound semiconductor structure |
20030137018, | |||
20030186475, | |||
20030221496, | |||
20040058557, | |||
20040065887, | |||
20050029531, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 30 2004 | Freescale Semiconductor, Inc. | (assignment on the face of the patent) | / | |||
Aug 11 2004 | MEDENDORP, JR , NICHOLAS W | Freescale Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015076 | /0753 | |
Aug 11 2004 | PASSLACK, MATTHIAS | Freescale Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 015076 | /0753 | |
Dec 01 2006 | FREESCALE HOLDINGS BERMUDA III, LTD | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE ACQUISITION HOLDINGS CORP | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | FREESCALE ACQUISITION CORPORATION | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Dec 01 2006 | Freescale Semiconductor, Inc | CITIBANK, N A AS COLLATERAL AGENT | SECURITY AGREEMENT | 018855 | /0129 | |
Jul 18 2007 | Freescale Semiconductor, Inc | CITIBANK, N A , AS COLLATERAL AGENT | SECURITY AGREEMENT | 020045 | /0448 | |
Apr 13 2010 | Freescale Semiconductor, Inc | CITIBANK, N A , AS COLLATERAL AGENT | SECURITY AGREEMENT | 024397 | /0001 | |
May 21 2013 | Freescale Semiconductor, Inc | CITIBANK, N A , AS NOTES COLLATERAL AGENT | SECURITY AGREEMENT | 030633 | /0424 | |
Nov 01 2013 | Freescale Semiconductor, Inc | CITIBANK, N A , AS NOTES COLLATERAL AGENT | SECURITY AGREEMENT | 031591 | /0266 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 053547 | /0421 | |
Dec 07 2015 | CITIBANK, N A , AS COLLATERAL AGENT | Freescale Semiconductor, Inc | PATENT RELEASE | 037354 | /0225 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 037486 | /0517 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 053547 | /0421 | |
Dec 07 2015 | CITIBANK, N A | MORGAN STANLEY SENIOR FUNDING, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 041703 | /0536 | |
May 25 2016 | Freescale Semiconductor, Inc | MORGAN STANLEY SENIOR FUNDING, INC | SUPPLEMENT TO THE SECURITY AGREEMENT | 039138 | /0001 | |
Jun 22 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 040928 | /0001 | |
Jun 22 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052915 | /0001 | |
Jun 22 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052915 | /0001 | |
Sep 12 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP, B V , F K A FREESCALE SEMICONDUCTOR, INC | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 040925 | /0001 | |
Sep 12 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP, B V F K A FREESCALE SEMICONDUCTOR, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052917 | /0001 | |
Sep 12 2016 | MORGAN STANLEY SENIOR FUNDING, INC | NXP, B V F K A FREESCALE SEMICONDUCTOR, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST | 052917 | /0001 | |
Nov 07 2016 | Freescale Semiconductor Inc | NXP USA, INC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 040652 | /0180 | |
Nov 07 2016 | Freescale Semiconductor Inc | NXP USA, INC | CORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE LISTED CHANGE OF NAME SHOULD BE MERGER AND CHANGE PREVIOUSLY RECORDED AT REEL: 040652 FRAME: 0180 ASSIGNOR S HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME | 041354 | /0148 | |
Feb 17 2019 | MORGAN STANLEY SENIOR FUNDING, INC | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536 ASSIGNOR S HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 048734 | /0001 | |
Feb 17 2019 | MORGAN STANLEY SENIOR FUNDING, INC | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536 ASSIGNOR S HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS | 048734 | /0001 | |
Sep 03 2019 | MORGAN STANLEY SENIOR FUNDING, INC | NXP B V | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050744 | /0097 |
Date | Maintenance Fee Events |
Sep 22 2010 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Oct 10 2014 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 26 2018 | REM: Maintenance Fee Reminder Mailed. |
May 13 2019 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Apr 10 2010 | 4 years fee payment window open |
Oct 10 2010 | 6 months grace period start (w surcharge) |
Apr 10 2011 | patent expiry (for year 4) |
Apr 10 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 10 2014 | 8 years fee payment window open |
Oct 10 2014 | 6 months grace period start (w surcharge) |
Apr 10 2015 | patent expiry (for year 8) |
Apr 10 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 10 2018 | 12 years fee payment window open |
Oct 10 2018 | 6 months grace period start (w surcharge) |
Apr 10 2019 | patent expiry (for year 12) |
Apr 10 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |