An integrated circuit incorporates flip chip and wire bonding techniques to provide an improved integrated circuit device. The integrated circuit device includes a package having a first plurality of bonding pads and a semiconductor substrate within the integrated circuit package and including a second plurality of bonding pads. A semiconductor substrate has a surface area. A plurality of wire bonds connect the first plurality of bonding pads to the second plurality of bonding pads. The device further includes an interconnection substrate mounted on the semiconductor substrate. The interconnection substrate has a surface area smaller than the semiconductor substrate surface area.
|
7. An integrated circuit comprising:
an integrated circuit package having a first plurality of bonding pads;
a semiconductor substrate within the integrated circuit package, including a circuit and a second plurality of bonding pads, and having a surface area;
a plurality of wire bonds connecting selected ones of the first plurality of bonding pads to selected ones of the second plurality of bonding pads; and
an interconnection substrate flip chip mounted on the semiconductor substrate, the interconnection substrate having a surface area smaller than the semiconductor substrate surface area forming exposed peripheral areas in the semiconductor substrate and wherein
the second plurality of bonding pads are within the peripheral areas.
1. An integrated circuit comprising:
an integrated circuit package having a first plurality of bonding pads;
a semiconductor substrate within the integrated circuit package, including a circuit and a second plurality of bonding pads, and having a surface area;
a plurality of wire bonds connecting selected ones of the first plurality of bonding pads to selected ones of the second plurality of bonding pads; and
an interconnection substrate mounted on the semiconductor substrate, the interconnection substrate having a surface area smaller than the semiconductor substrate surface area wherein the semiconductor substrate includes peripheral areas about the interconnect substrate and wherein at least some of the second plurality of bonding pads are within the peripheral areas.
2. The integrated circuit of
3. The integrated circuit of
4. The integrated circuit of
5. The integrated circuit of
6. The integrated circuit of
8. The integrated circuit of
9. The integrated circuit of
10. The integrated circuit of
11. The integrated circuit of
|
Integrated circuits, and more particularly integrated circuit packaging techniques are well known in the art. One packaging technique referred to as flip chip bonding is particularly suited for use in devices having moderately high I/O count. With flip chip bonding, an integrated circuit is bonded directly to a package substrate with solder/bumps carried on the integrated circuit metalization. The package substrate, which is usually multi-layered, includes layers of conductive patterns which makes selective contact with the solder/bumps through vias in the substrate. Flip chip bonding is desirable due to lowered power supply distribution impedance and resulting lowered supply voltage noise. However, flip chip bonding can be expensive. This cost is driven, in important part, by very high routing density demands placed on the package substrate.
Wire bonding is another well known packaging technique. Here, the integrated circuit includes a plurality of bonding pads. The package substrate also includes bonding pads. The bonding pads of the integrated circuit are wire bonded to the package substrate bonding pads. Wire bonding is generally a low cost technique. It places significantly less demands on packaging substrate routing density.
There are many low cost applications where flip chip bonding would not be an economically viable bonding technique while wire bonding would be an economically viable bonding technique. However, many of these applications would benefit from the advantages of flip chip bonding in terms of power distribution throughout the integrated circuit. The present invention addresses this issue by providing a low cost integrated circuit having the advantages of both flip chip bonding and wire bonding.
In accordance with one aspect of the present invention, the invention provides an integrated circuit including an integrated circuit package having a first plurality of bonding pads, a semiconductor substrate within the integrated circuit package and including a second plurality of bonding pads, and having a surface area, and a plurality of wire bonds connecting selected ones of the first plurality of bonding pads to selected ones of the second plurality of bonding pads. An interconnection substrate is mounted on the semiconductor substrate. The interconnection substrate has a surface area smaller than the semiconductor substrate surface area.
The interconnection substrate may be flip chip bonded to the semiconductor substrate. The interconnection substrate may be formed from an organic material, a ceramic material, or a semiconductor such as silicon.
The interconnection substrate preferably includes a conductive interconnect layer. The semiconductor substrate preferably includes peripheral areas about the interconnect substrate. At least some of the second plurality of bonding pads may be within the peripheral areas. The interconnection substrate may further include at least one filter capacitor. The integrated circuit package may include a cavity and the semiconductor substrate may be adhered to the package within the cavity.
The integrated circuit package may include a substrate wherein the first plurality of bonding pads and the semiconductor substrate are carried by the integrated circuit package substrate.
In accordance with further aspects of the present invention, the invention provides an integrated circuit assembly including a semiconductor substrate including a plurality of bonding pads and having a surface area. The assembly further includes an interconnection substrate flip chip mounted on the semiconductor substrate. The interconnection substrate has a surface area smaller than the semiconductor substrate surface area.
The foregoing aspects and many of the attended advantages of this invention will become more readily appreciated as the same become better understood by reference to the following detailed description, when taken in conjunction with the accompanying drawings, wherein:
The following discussion is presented to enable a person skilled in the art to make and use the invention. The general principles described herein may be applied to embodiments and applications other than those detailed below without departing from the spirit and scope of the present invention. The present invention is not intended to be limited to the embodiments shown, but is to be accorded the widest scope consistent with the principles and features disclosed or suggested herein.
Referring now to
The substrate 12 is a multi-layered substrate of the type well known in the art having a plurality of conductive patterns. The substrate 12 carries a plurality of solder balls 18 to facilitate the device 10 being soldered directly to a printed circuit board, for example. The substrate 12 further includes a first plurality of bonding pads 20 which are carried by the substrate 12 in a manner known in the art.
The semiconductor substrate 14 is adhered to the package substrate 12 with adhesive 22 in a known manner. The semiconductor substrate 14, in a manner well known in the art, may include circuits integrally formed therein using well known shadow mask and diffusion techniques. The semiconductor substrate 14 carries a second plurality of bonding pads 24. The bonding pads 24 are coupled to selected portions of the interconnect layer of the semiconductor substrate 14 in a manner well known in the art.
The interconnection substrate 16 is flip chip bonded to the semiconductor substrate 14. To this end, the interconnection substrate carries a plurality of solder balls 26. The interconnection substrate may be formed from an organic material, a ceramic material, or a semiconductor material such as silicon. The interconnection substrate 16 includes at least one conductive interconnect layer 28 formed on the substrate layer. The plurality of solder balls 26 of the interconnection substrate may be utilized to distribute power and ground throughout the semiconductor substrate 14.
As will be noted in
Selected ones of the first plurality of bonding pads 20 are coupled to selected ones of the bonding pads 24 of the semiconductor substrate 14 to supply power and ground. To this end, the device 10 includes a plurality of bond wires 30 which connect the bonding pads of the substrate 12 to the bonding pads of the semiconductor substrate 14 in a manner known in the art. Hence, power and ground are supplied to the interconnection substrate 16 by wire bonds 30 and peripheral ones of solder balls 26.
The interconnect substrate 16 includes a plurality of filter devices 32 which may include discreet capacitor inductors and/or resistors. The filter devices 32 may be of the type well known in the art for filtering noise from the power supply voltage.
Lastly, the device 10 includes a heat spreader 34 for dissipating heat of the device. Within the heat spreader 34 and external to the heat spreader 34 is a protective compound 36 which serves as a structural component as well as an environmental barrier for the device.
Referring now to
The package 56 carries a substrate 60. The substrate 60 is preferably a multi-layered substrate providing conductive interconnect patterns. The substrate 60 includes a first plurality of bonding pads 62. The semiconductor substrate 54 carries a second plurality of bonding pads 64. The bonding pads of the semiconductor substrate 54 are wire bonded to the bonding pads 62 of the substrate 60 by wire bonds 66 in a known manner.
An interconnect substrate 70 is carried by the semiconductor substrate 54. The interconnect substrate 70 is flip chip bonded to the semiconductor substrate 54 by a plurality of solder balls 72. Wire bonds 67 also connect selected ones of pads 62. The interconnect substrate 70 may be multi-layered and in turn provide power supply and ground distribution within the semiconductor substrate 54.
The interconnect substrate 70 carries a plurality of filter devices 74 in a known manner for filtering the power supply voltage. Again, the filter devices may include discrete capacitors, inductors, and/or resistance.
The assembly of the semiconductor substrate 54 and interconnection substrate 70 is a delicate assembly which preferably is covered by a protective material or encapsulant 76. The encapsulant 76 may be deposited as a liquid and confined to a specific area by a further material forming a dam 78 in a manner well known in the art. Again, the surface area of the interconnect substrate 70 is smaller than the surface area of the semiconductor substrate 54 to provide peripheral areas 73 within which the bonding pads 64 of the semiconductor substrate are formed.
In accordance with further aspects of the present invention, in either the integrated circuit device of
Kaw, Ravindhar K., Kelly, Michael G.
Patent | Priority | Assignee | Title |
10672696, | Nov 22 2017 | Advanced Semiconductor Engineering, Inc. | Semiconductor device package |
9799627, | Jan 19 2012 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | Semiconductor package structure and method |
Patent | Priority | Assignee | Title |
5646828, | Feb 24 1995 | Bell Semiconductor, LLC | Thin packaging of multi-chip modules with enhanced thermal/power management |
5798567, | Aug 21 1997 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD ; AVAGO TECHNOLOGIES GENERAL IP PTE LTD | Ball grid array integrated circuit package which employs a flip chip integrated circuit and decoupling capacitors |
6150724, | Mar 02 1998 | SHENZHEN XINGUODU TECHNOLOGY CO , LTD | Multi-chip semiconductor device and method for making the device by using multiple flip chip interfaces |
6177725, | Oct 24 1995 | OKI SEMICONDUCTOR CO , LTD | Semiconductor device having an improved structure for preventing cracks, improved small-sized semiconductor and method of manufacturing the same |
6333564, | Jun 22 1998 | Fujitsu Limited | Surface mount type semiconductor device and method of producing the same having an interposing layer electrically connecting the semiconductor chip with protrusion electrodes |
6429530, | Nov 02 1998 | ULTRATECH, INC | Miniaturized chip scale ball grid array semiconductor package |
6462420, | Feb 12 1999 | ACHLYS TECHNOLOGIES INC | Semiconductor chip and semiconductor device having a chip-on-chip structure |
6489686, | Dec 21 1999 | International Business Machines Corporation | Multi-cavity substrate structure for discrete devices |
20020130422, | |||
20030222344, | |||
20040200885, | |||
FR2758935, | |||
JP589223, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 17 2003 | KELLY, MICHAEL G | Agilent Technologies, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014375 | /0700 | |
Jun 23 2003 | KAW, RAVINDHAR K | Agilent Technologies, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014375 | /0700 | |
Oct 03 2003 | Avago Technologies General IP (Singapore) Pte. Ltd. | (assignment on the face of the patent) | / | |||
Dec 01 2005 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | CITICORP NORTH AMERICA, INC | SECURITY AGREEMENT | 017207 | /0882 | |
Dec 01 2005 | Agilent Technologies, Inc | AVAGO TECHNOLOGIES GENERAL IP PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017206 | /0666 | |
Dec 01 2005 | Agilent Technologies, Inc | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | CORRECTIVE ASSIGNMENT TO CORRECT THE ASSIGNEE NAME PREVIOUSLY RECORDED AT REEL: 017206 FRAME: 0666 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT | 038632 | /0662 | |
Mar 31 2011 | CITICORP NORTH AMERICA, INC | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 030420 | /0048 | |
May 06 2014 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 032851 | /0001 | |
Feb 01 2016 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | BANK OF AMERICA, N A , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 037808 | /0001 | |
Feb 01 2016 | DEUTSCHE BANK AG NEW YORK BRANCH, AS COLLATERAL AGENT | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENT RIGHTS RELEASES RF 032851-0001 | 037689 | /0001 | |
Jan 19 2017 | BANK OF AMERICA, N A , AS COLLATERAL AGENT | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS | 041710 | /0001 | |
May 09 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | MERGER SEE DOCUMENT FOR DETAILS | 047196 | /0097 | |
Sep 05 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | CORRECTIVE ASSIGNMENT TO CORRECT THE EXECUTION DATE PREVIOUSLY RECORDED AT REEL: 047196 FRAME: 0097 ASSIGNOR S HEREBY CONFIRMS THE MERGER | 048555 | /0510 | |
Aug 26 2020 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | BROADCOM INTERNATIONAL PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053771 | /0901 | |
Feb 02 2023 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | MERGER SEE DOCUMENT FOR DETAILS | 062952 | /0850 | |
Feb 02 2023 | BROADCOM INTERNATIONAL PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | MERGER SEE DOCUMENT FOR DETAILS | 062952 | /0850 |
Date | Maintenance Fee Events |
Jan 26 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 28 2015 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 28 2019 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 28 2010 | 4 years fee payment window open |
Feb 28 2011 | 6 months grace period start (w surcharge) |
Aug 28 2011 | patent expiry (for year 4) |
Aug 28 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 28 2014 | 8 years fee payment window open |
Feb 28 2015 | 6 months grace period start (w surcharge) |
Aug 28 2015 | patent expiry (for year 8) |
Aug 28 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 28 2018 | 12 years fee payment window open |
Feb 28 2019 | 6 months grace period start (w surcharge) |
Aug 28 2019 | patent expiry (for year 12) |
Aug 28 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |