A communication apparatus includes a phase-locked loop circuit which receives a first signal having a frequency and converts it into an output signal having a transmission frequency and includes a current output type phase comparator which converts a phase difference between the first signal and a second signal into a current signal, a low pass filter which filters the current signal of the current output type phase comparator to produce an output signal a voltage controlled oscillator which produces an output signal having a transmission frequency corresponding to the output signal of the low pass filter the output signal of the voltage controlled oscillator constituting the output signal of the phase-locked loop circuit, a frequency converter which frequency-converts the output signal of the voltage controlled oscillator to produce the second signal, and a current source which supplies a current to an input of the low pass filter.

Patent
   7266171
Priority
Jan 30 1997
Filed
Aug 15 2003
Issued
Sep 04 2007
Expiry
Dec 31 2019
Extension
700 days
Assg.orig
Entity
Large
1
42
EXPIRED
1. A phase-locked loop circuit to receive an input signal having a frequency and converts the input signal into an output signal having a transmission frequency, the phase-locked loop circuit comprising:
a current output type phase comparator to convert a phase difference between a first signal and a second signal into a current signal;
a frequency converter to convert a frequency of the output signal;
a first filter to filter the input signal of the phase-locked loop circuit to produce the first signal and supplying the first signal to the current output type phase comparator;
a second filter to filter the current signal of the current output type phase comparator to produce the output signal;
a third filter to filter an output signal of the frequency converter to produce the second signal and supplying the second signal to the current output type phase comparator; and
a current source to supply a current to an input of the second filter.
2. The phase-locked loop circuit according to claim 1, wherein at least one of the first, second and third filters is a low pass filter.
3. The phase-locked loop circuit according to claim 1,
wherein the first filter comprises a first limiter to limit an amplitude of the input signal of the phase-locked loop circuit to a fixed amplitude, and
wherein the third filter comprises a second limiter to limit an amplitude of the output signal of the frequency converter to a fixed amplitude.
4. The phase locked loop circuit according to claim 3, wherein at least one of the first, second, and third filters is a low pass filter.
5. The phase-looked loop circuit according to claim 3,
wherein the first filter further comprises a first filter element to prevent unnecessary harmonics from being inputted to the first limiter, and a second filter element to remove unnecessary harmonic components contained in an output signal of the first limiter, and
wherein the third filter further comprises a third filter element to prevent unnecessary harmonics from being inputted to the second limiter, and a fourth filter element to remove unnecessary harmonic components contained in an output signal of the second limiter.
6. The phase-looked loop circuit according to claim 5, wherein at least one of the first, second, and third filters is a low pass filter.
7. The phase-locked loop circuit according to claim 1, wherein the current output type phase comparator satisfies the following equation:

(0.5(IMAX−|IMIN|)+IOFF)/IMAX≦0.6, and
wherein IMAX and IMIN are maximum and minimum values of a DC component of the current signal of the current output type phase comparator, respectively, and IOFF is a value of an output current of the current source flowing toward the input of the second filter.
8. The phase-locked loop circuit according to claim 7, wherein at least one of the first, second, and third filters is a low pass filter.
9. The phase-looked circuit according to claim 7,
wherein the first filter comprises a first limited to limit an amplitude of the input signal of the phase-locked loop circuit to a fixed amplitude, and
wherein the third filter comprises a second limiter to limit an amplitude of the output signal of the frequency converter to a fixed amplitude.
10. The phase-locked loop circuit according to claim 9, wherein at least one of the first, second, and third filters is a low pass filter.
11. The phase-locked loop circuit according to claim 9,
wherein the first filter further comprises a first filter element to prevent unnecessary harmonics from being inputted to the first limiter, and a second filter element to remove unnecessary harmonic components contained in an output signal of the first limiter, and
wherein the third filter further comprises a third filter element to prevent unnecessary harmonics from being inputted to the second limiter, and a fourth element to remove unnecessary harmonic components contained in an output signal of the second limiter.
12. The phase-locked loop circuit according to claim 11, wherein at least one of the filter, second, and third filters is a low pass filter.
13. The phase-locked loop circuit according to claim 1, further comprising:
a voltage controlled oscillator to produce an output signal having a transmission frequency corresponding to the output signal of the second filter, the output signal of the voltage controlled oscillator constituting the output signal of the phase-locked loop circuit;
a reset switch to apply to the voltage controlled oscillator a reset voltage to cancel a phase-locked state of the phase-locked loop circuit.
14. The phase-locked loop circuit according to claim 13, wherein at least one of the first, second, and third filters is a low pass filter.
15. The phase-locked loop circuit according to claim 1, wherein the current output type phase comparator includes:
a Gilbert multiplier which produces a first differential output current and a second differential output current based on the phase difference between the first signal and the second signal;
a first current mirror circuit which receives the first differential output currant of the Gilbert multiplier and produces an output current;
a second current mirror circuit which receives the second differential output current of the Gilbert multiplier and produces an output current; and
a third current mirror circuit which receives the output current of the second current mirror circuit and produces an output current, and
wherein the current signal of the current output type phase comparator is a sum of the output current of the first current mirror circuit and the output current of the third current mirror circuit.
16. The phase-locked loop circuit according to claim 15, wherein at least one of the first, second, and third filters is a low pass filter.
17. The phase-locked loop circuit according to claim 15, wherein the current output type phase comparator satisfies the following equation:

(0.5(IMAX−|IMIN|)+IOFF)/IMAX≦0.6,
where IMAX and IMIN are maximum and minimum values of a DC component of the current signal of the current output type phase comparator, respectively, and IOFF is a value of an output current of the current source flowing toward the input of the second filter.
18. The phase-locked loop circuit according to claim 17, wherein at least one of the first, second, and third filters is a low pass filter.
19. The phase-locked loop circuit according to claim 17,
wherein the first filter comprises a first limiter to limit an amplitude of the input signal of the phase-locked loop circuit to a fixed amplitude, and
wherein the third filter comprises a second limiter to limit an amplitude of the output signal of the frequency converter to a fixed amplitude.
20. The phase-locked loop circuit according to claim 19, wherein at least one of the first, second, and third filters is a low pass filter.

This application is a continuation of application Ser. No. 09/993,764 filed on Nov. 27, 2001, now U.S. Pat. No. 6,639,933 which is a continuation of application Ser. No. 09/729,721 filed on Dec. 6, 2000, now U.S. Pat. No. 6,324,219, which is a continuation of application Ser. No. 09/016,302 filed on Jan. 30, 1998, now U.S. Pat. No. 6,163,585. The contents of application Ser. Nos. 09/993,764, 09/729,721 and 09/016,302 are hereby incorporated herein by reference in their entirety.

The present invention relates to a phase-locked loop (hereinafter referred to PLL) for a transmission system included in a portable terminal for converting an intermediate frequency (IF) signal into a radio frequency (RF) signal mainly in the mobile communication and the portable terminal for the radio communication using the PLL.

A PLL system using a local signal frequency fLO to convert an input signal frequency fIF into an output signal frequency fLQ-fIF is described in Chapter 10.3 of “PHASELOCK TECHNIQUES” (ISBN 0-471-04294-3) published by John Wiley & Sons and is shown in FIG. 10. In FIG. 10, a phase comparator 18 compares a phase of an input signal frequency fIF with a phase of a reference signal frequency fREF and produces a signal proportional to a phase difference between the two input signals. The output signal of the phase comparator 18 is supplied to a low pass filter (LPF) 19 in which unnecessary harmonic components and noise are removed from the output signal and an output signal of the low pass filter is supplied to a VCO 20. An output frequency fRF of the VCO 20 is supplied through a coupler 21 to a mixer 22 to be mixed with a local signal frequency fLO. An output frequency fREF of the mixer 22 is given by fREF=fLO−fRF. Since the output frequency fREF of the mixer 22 is equal to the frequency fIF when the PLL is in the lock state, the input signal frequency fIF is converted into the output frequency fRF=fLQ−fIF of the VCO 20.

As other examples of the PLL system for the frequency conversion, U.K. Patent No. GB 2 261 345 and U.S. Pat. No. 5,313,173 may be referred to. These references also use the same method as the fundamental principle of the PLL circuit.

In the above-described circuit, the output signal of the phase comparator is directly supplied to the low pass filter. Accordingly, in order to obtain a shorter settling time, it is necessary to broaden the frequency bandwidth of the PLL. On the other hand, however, when the frequency bandwidth is broadened, there is a problem that output noise is increased. Further, the circuit described in Chapter 10.3 of “PHASELOCK TECHNIQUES” (ISBN 0-471-04294-3) published by John Wiley & Sons is not considered to be used in a portable terminal.

FIG. 11 illustrates an example of a circuit configuration for shortening the settling time when a voltage output type phase comparator is used. The PLL circuit includes the voltage output type phase comparator 23, a voltage controlled oscillator (VCO) 24, a coupler 25, a mixer 26, a reset switch 27, a power supply 28 for use in shortening of a settling time and a low pass filter 29. Usually, in the PLL circuit, the low pass filter, the VCO and the coupler are mounted externally to the PLL circuit. In this example, since the reset switch 27 and the power supply 28 are connected to the low pass filter 29, the reset switch 27 and the power supply 28 are also mounted externally to the PLL circuit.

While the PLL operation is performed, the reset switch 27 is open (off state). When the PLL circuit is in the phase-locked state, the VCO 24 produces an output signal having a fixed frequency as a center frequency. A small radio communication apparatus such as a portable telephone mostly performs transmission in the time division manner. In this operation, a transmission period in which the PLL circuit is locked to perform transmission with the fixed center frequency and a transmission stop period in which the PLL operation is canceled after the transmission period are performed repeatedly. Further, there is a communication system in which the transmission frequency is changed at a certain period. In such a case, the PLL is locked to the same or different frequency after a predetermined period from cancellation of the locked state. For this end, a voltage for resetting the PLL operation is supplied to the VCO. The reset switch 27 is provided in order to apply the reset voltage. When the reset switch 27 is closed (on state), an input potential of the VCO 24 becomes 0 volts and the output frequency becomes a minimum oscillation frequency.

The voltage output type phase comparator 23 requires an operational amplifier 272 for converting a voltage output into a current output in order to supply a current to a low pass filter 271. The operational amplifier 272 is necessarily required to adjust its operation characteristic and accordingly it is difficult to fabricate the operational amplifier into an IC chip. The negative DC voltage power supply 28 applies a negative bias voltage to an inverted input of the operational amplifier 272 to thereby shorten the settling time of the PLL. Since it is difficult to generate this negative voltage within the IC chip, the circuit of the negative voltage power supply 28 must be disposed outside the IC chip.

The phase-locked loop (PLL) circuit according to the present invention employs a phase comparator of current output type. By using the current output type phase comparator in the PLL circuit, it is not required to use an operational amplifier in a low pass filter (LPF). The PLL circuit including the current output type phase comparator, the LPF and a reset switch can be fabricated within an IC chip. Further, when a current source for supplying a current to the LPF is used together with the current output type phase comparator, a time from the start of control of the PLL to the locked state, that is, the settling time can be shortened. The PLL circuit according to the present invention realizes the compatibility of the short settling time or increased settling speed and low output noise without broadening of the band of the PLL.

Furthermore, the radio communication apparatus according to the present invention includes a transmission unit having the PLL circuit using the current output type phase comparator.

In the PLL circuit of the present invention, since an operational amplifier is not required in the LPF and the reset switch is fabricated in an IC chip, reliability and productivity of the PLL can be improved and the radio communication apparatus can be made small.

FIG. 1 is a block diagram illustrating an embodiment of a PLL circuit according to the present invention;

FIG. 2 illustrates a definite embodiment of a low pass filter used in the PLL circuit of the present invention;

FIG. 3 is a diagram showing a definite example of a closed loop transfer function in the embodiment of the PLL circuit of the present invention;

FIG. 4 is a block diagram illustrating another embodiment of a PLL circuit according to the present invention;

FIG. 5 is a block diagram illustrating another embodiment of a PLL circuit according to the present invention;

FIG. 6 is a block diagram illustrating still another embodiment of a PLL circuit according to the present invention;

FIG. 7 is a block diagram illustrating still another embodiment of a PLL circuit according to present invention;

FIG. 8 is a circuit diagram illustrating a definite embodiment of a current output type phase comparator used in the PLL circuit according to the present invention;

FIG. 9 is a circuit diagram illustrating a definite embodiment of a reset switch used in the PLL circuit of the present invention;

FIG. 10 is a block diagram illustrating a general configuration of a PLL circuit;

FIG. 11 is a block diagram illustrating a PLL circuit using a voltage output type phase comparator;

FIG. 12 is a block diagram illustrating an example of a radio communication terminal apparatus using the PLL circuit of the present invention;

FIG. 13 is a block diagram illustrating a PLL circuit of still another embodiment according to the present invention; and

FIG. 14 is a block diagram illustrating a PLL circuit of still another embodiment according to the present invention.

A PLL circuit according to an embodiment of the present invention can be used in a transmitter of a radio communication terminal apparatus such as a portable telephone. FIG. 12 is a block diagram illustrating an example of a radio communication terminal apparatus including the PLL circuit according to the embodiment of the present invention. The communication terminal apparatus can use in various communication systems such as GSM (Global System for Mobile Communications), PDC (personal Digital Cellular), PCN (Personal Communication Network) and PHS (Personal Handyphone System).

A voice produced by a user is converted into an electric audio signal “Audio in” by means of a microphone (not shown) and is inputted to an input terminal of a transmitter 40.

The audio signal “Audio in” is converted by a digital signal processor 30 into I- and Q-channel signals having phases shifted from each other by 90 degrees. The I- and Q-channel signals are then modulated in a modulation mixer 31 and are converted into an IF band frequency. A local oscillation signal is generated by a local signal generator 33 and is phase-shifted by 90 degrees by a 90-degree distributor 32 to be supplied to the modulation mixer 31. Thereafter, the signal produced by the mixer 31 is converted by a PLL circuit 34 of the present invention into a transmission band frequency. A local oscillation signal supplied to the PLL circuit 34 is generated by a local signal generator 35. An output signal of the PLL circuit 34 is amplified by an output amplifier 36 and then transmitted from an antenna 38 through a switch 37, which is connected to the antenna 38; to the transmitter 40 including the processor 30, the mixer 31, the 90-degree distributor 32, the local signal oscillator 33, the PLL 34, the local signal oscillator 35 and the amplifier 36; and to a receiver 39.

The circuit portion including the mixer 31, the 90-degree distributor 32, the PLL 34 and a part of the receiver 39 in an area surrounded by broken line of FIG. 12 can be fabricated in a single IC chip.

Referring now to FIGS. 1 to 9, the structure and operation of the PLL circuit according to the embodiment of the present invention are described.

FIG. 1 illustrates a basic configuration of a PLL circuit according to the embodiment of the present invention. The PLL circuit includes a current output type phase comparator 1, a constant current source 2, a reset switch 3, a low pass filter 4, a VCO 5, a coupler 6 and-a mixer 7. The constant current source 2 supplies a constant current (shown by arrow b) from the ground toward an input terminal of the low pass filter 4. The reset switch 3 is connected between the input terminal of the low pass filter 4 and the ground. The reset switch 3 is open during operation of the PLL circuit.

The current output type phase comparator 1 compares a phase of an input signal frequency fIF with a phase of a reference signal frequency fREF and produces a current proportional to a phase difference thereof. When the PLL circuit is operated, the reset switch 3 is open. In order to shorten the settling time of the PLL, the output current (shown by arrow a) of the phase comparator 1 is added to the constant current (shown by arrow b) produced from the constant current source 2 in an adder 43 and a sum current thereof is supplied to the low pass filter 4. Incidentally, the adder 43 is merely signal lines combined with each other. When the current output type phase comparator 1 is operated by itself and the phase difference of the two input signals fIF and fREF is varied, the condition for causing the PLL to perform the stable settling operation is obtained experimentally and 15 is given by the following equation″ (1):

0.5 ( I MAX - I MIN ) + I OFF I MAX 0.6 ( 1 )
where the maximum value and the minimum value of the DC component of the output current are IMAX and IMIN, respectively, and the output current of the constant current source 2 is IOFF.

The low pass filter 4 removes unnecessary harmonic components and noise from the sum current of the outputs of the current output type phase comparator 1 and the constant current source 2 and converts the sum current into a voltage signal to be supplied to the VCO 5. The output frequency fRF of the VCO 5 is inputted through the coupler 6 to the mixer 7 to be mixed with the local oscillation signal frequency fLO. The output frequency fREF of the mixer 7 is given by fREF=fLO−fRF. When the PLL is in the locked state, the output frequency fREF of the mixer 7 is equal to fIF. Accordingly, the input signal frequency fIF is converted into fRF=fLO−fIF.

FIG. 2 illustrates a definite circuit of an embodiment of the low pass filter 4. Electric charges are stored in the low pass filter 4 by a DC component of the output current of the current output type phase comparator 1. A charged voltage is supplied to the VCO 5 as the output voltage of the low pass filter 4. At the same time, electric charges are also stored in capacitors C1 and C2 of the low pass filter 4 by the constant current produced from the constant current source 2 and accordingly the speed of storing the electric charges is increased as compared with the case where the constant current source 2 is not provided. Consequently, the settling time of the PLL is shortened.

The current supplied from constant current source 2 to the low pass filter 4 may be controlled to be a predetermined constant current from the beginning or a considerable large current temporarily at the beginning and a slightly small constant current thereafter. In the latter case, the speed of storing the electric charges can be increased as compared with the former case.

The transfer function F(s) of the low pass filter 4 is given by the following equation (2):

F ( s ) = s + 1 C 2 R 1 C 1 s ( S + C 1 + C 2 C 1 C 2 R 1 ) ( 2 )

Operation of the PLL circuit is analyzed when the filter circuit shown in FIG. 2 is used as the low pass filter 4 of FIG. 1. When the phase difference conversion gain of the current output type phase comparator 1 is Kd[A/rad] and the sensitivity of the VCO 5 is Kv[rad/s/V], the open loop transfer function Ho(s) of the PLL is given by the following equation (3):

Ho = K d F ( s ) K v s = K d K v ( s + 1 C 2 R 1 ) C 1 s 2 ( s + C 1 + C 2 C 1 C 2 R 1 ) ( 3 )

At this time, a pole ωz[rad/s] and a zero ωp[rad/s] of the PLL are given by the following equations (4) and (5), respectively:

ω z = 1 C 2 R 1 ( 4 ) ω p = C 1 + C 2 C 1 C 2 R 1 ( 5 )

FIG. 3 shows an example of a frequency characteristic of a closed loop transfer function Hc(s) of the PLL. As shown in FIG. 3, the loop shows the characteristic of the low pass filter. Accordingly, the frequency modulation and the phase modulation within the loop bandwidth can be reproduced at the output of the VCO and unnecessary signals beyond the bandwidth can be suppressed. However, when the loop bandwidth is made too narrow, the modulation accuracy at the output of the PLL is deteriorated and when the loop bandwidth is made too broad, it is insufficient to suppress noise beyond the bandwidth. In order to satisfy the standard such as GSM, it is necessary to select the loop bandwidth from the range of 1 MHz to 3 MHz.

FIG. 4 illustrates a PLL circuit according to another embodiment of the present invention. The PLL circuit includes a current output type phase comparator 1, a constant current source 2, a reset switch 3, a low pass filter 4, a VCO 5, a coupler 6, a mixer 7 and a power supply 8. The constant current source 2 produces a constant current (shown by arrow b) flowing from an input terminal of the low pass filter 4 to the ground. The reset switch 3 is connected between the input terminal of the low pass filter 4 and the power supply 8.

The current output type phase comparator 1 compares a phase of an input signal frequency fIF with a phase of a reference signal frequency fREF and produces a current proportional to a phase difference thereof. When the PLL circuit is operated, the reset switch 3 is open. In order to shorten the settling time of the PLL circuit, the constant current (arrow b) produced from the constant current source 2 is added to an output current (arrow a) of the current output type phase comparator 1 and a sum current thereof is supplied to the low pass filter 4.

Operation of the PLL circuit of FIG. 4 in which the low pass filter 4 shown in FIG. 2 is used is now described. When the reset switch 3 is closed to perform the reset operation, the capacitors C1 and C2 of the low pass filter 4 are charged by a positive voltage of the power supply 8. The voltage of the power supply 8 is set to a value higher than an input voltage of the VCO 5 at the time when the PLL circuit has completed the settling operation (upon the locked state). When the reset switch 3 is opened and the PLL operation is started, the electric charges stored in the capacitors C1 and C2 are discharged toward the constant current source 2 and the phase comparator 1. The constant current source 2 facilitates the discharge of positive electric charges from the capacitors C1 and C2. Consequently, the settling time of the PLL circuit is shortened.

When the current output type phase comparator 1 is operated by itself and the phase difference of the two input signals is varied, the condition for causing the PLL to perform the stable settling operation is obtained experimentally and is given by the following equation (6):

0.5 ( I MIN - I MAX ) + I OFF I MIN 0.6 ( 6 )
where the maximum vale and the minimum value of the DC component of the output current are IMAX and IMIN, respectively, and the output current of the constant current source 2 flowing from the input terminal of the low pass filter 4 to the ground is IOFF.

The low pass filter 4 removes unnecessary harmonic components and noise from the sum current of the outputs of the current output type phase comparator 1 and the constant current source 2 and converts the sum current into a voltage signal to be supplied to the VCO 5. The output frequency fRF of the VCO 5 is inputted through the coupler 6 to the mixer 7 to be mixed with the local oscillation signal frequency fLO. The output frequency fREF of the mixer 7 is given by fREF=fLO−fRF. When the PLL is in the locked state, the output frequency fREF of the mixer 7 is equal to fIF. Accordingly, the input signal frequency fIF is converted into fRF=fLO−fIF.

FIG. 5 illustrates another embodiment of the present invention. The PLL circuit of FIG. 5 is characterized in that limiters 9 and 10 are connected to the input portions of the current output type phase comparator 1 in the same configuration of the PLL circuit of FIG. 1. When a mixer type circuit using bipolar transistors is employed in the current output type phase comparator 1 and an amplitude of an input signal is smaller than kT/q where q is an amount of electric charges of electrons, k is Boltzmann's constant, and T is an absolute temperature, the phase difference conversion gain of the current output type phase comparator 1 has the dependency on the input amplitude. The limiters 9 and 10 amplify the input signals to the current output type phase comparator 1 to increase the amplitude of the input signal fRF to a constant amplitude larger than kT/q, so that the phase difference conversion gain of the phase comparator 1 can be made constant.

FIG. 6 illustrates another embodiment of the present invention. The PLL circuit of FIG. 6 is characterized in that low pass filters 11, 12, 13 and 14 are connected in the same configuration as the PLL circuit of FIG. 5. The low pass filters 13 and 14 are used to prevent unnecessary harmonics from being inputted to the limiters 9 and 10. Since the limiters 9 and 10 produce the signals having the constant amplitude, the output signals of the limiters 9 and 10 contain unnecessary harmonic components. Accordingly, the low pass filters 11 and 12 removes the unnecessary harmonic components.

FIG. 7 illustrates another embodiment of a PLL circuit according to the present invention. The PLL circuit of FIG. 7 is characterized in that an amplifier 15 is connected between the coupler 6 and the mixer 7 in the same configuration as the PLL circuit of FIG. 1. By connecting the amplifier 15, the PLL circuit can be operated even when the output of the VCO has a small amplitude.

FIG. 8 illustrates an embodiment of the current output type phase comparator 1. Transistors may be of bipolar type. VDD is a power supply voltage. Numeral 16 denotes a so-called Gilbert multiplier. Detail thereof is described in Chapter 10.3 of “DESIGN TECHNIQUE OF ANALOG INTEGRATED CIRCUIT FOR SUPER LSI” (Last Volume) issued by Baifukan. The Gilbert multiplier 16 mixes input signals VIF+ and VIF and reference signals VREF+ and VREF to produce differential currents I4 and I5 having phases opposite to each other. Bases of transistors Q2 and Q3 are applied with the signal VREF having the phase opposite to that of the signal applied to bases of transistors Q1 and Q4. Similarly, a base of a transistor Q6 is applied with the signal VIF having the phase opposite to that of the signal applied to a base of a transistor Q5. When amplitudes of the input signals VIF+ and VIF and the reference signals VREF+ and VREF are larger than kT/q and a collector current of a transistor Q11 is I6, the relation of a phase difference φ of the input signals VIF+ and VIF and the reference signals VREF+ and VREF and a differential current I4I5 produced by the Gilbert multiplier 16 is given by the following equation (7):

I 4 - I 5 = I 6 ( 2 ϕ π - 1 ) ( 7 )

Transistors Q11, Q12 and Q13, resistors R6 and R7 and a constant current source IREF constitute a bias circuit of the Gilbert multiplier 16 using the current mirror circuit. The transistor Q11 constitutes a current source for the transistors Q5 and Q6 connected to the collector of the transistor Q11.

Numeral 17 denotes a charge pump circuit which converts the output differential currents 14 and I5 of the Gilbert multiplier 16 into a single-ended output signal to produce it as a current Iout. Transistors Q7 and Q8 and resistors R1 and R3 constitute a current mirror circuit. When a current mirror ratio determined by characteristics of the resistors R1 and R3 and the transistors Q7 and Q8 is a, the relation of I3=a·I4 is obtained. Similarly, transistors Q9 and Q10 and resistors R2 and R4 constitute a current mirror circuit. When a current mirror ratio thereof is b, the relation of I1=b·I5 is obtained. Further, transistors Q14, Q15 and Q16 and resistors R8 and R9 also constitute a current mirror circuit. When a current mirror ratio thereof is c, the relation of I2=c·I3 is obtained. The currents I1 and 12 are used to obtain IOUT=I1−I2.

FIG. 9 illustrates an embodiment of the reset switch. That is, the reset switch corresponds to the reset switch 3 of FIG. 1. Transistors of bipolar type are used.

VDD is a power supply voltage. A constant current source IE is a bias circuit for the reset switch 3 and supplies a bias current to transistors Q17 and Q18. Transistors Q19 and Q20 and resistors R11 and R12 constitute a current mirror circuit and when a current mirror ratio thereof is d, the relation of I8=d·I7 is obtained. When a voltage applied to an input terminal IN for control of the time division operation is larger than the reference voltage VREF, a transistor Q18 is turned off, so that currents I7 and I8 scarcely flow and transistors Q19 and Q20 are also turned off. When a base current of the transistor Q21 is neglected since the base current is small, a base voltage of a transistor Q21 is given by R10·I8, while since the current I8 scarcely flows, the transistor Q21 is turned off, so that a collector current of the transistor Q21 hardly flows. Accordingly, the reset switch 3 becomes the off (open) state. When the voltage applied to the input terminal is smaller than the reference voltage VREF, the transistor Q18 is turned on and the current I8 is I8=d·I7˜d·IE. Accordingly, the base voltage of the transistor Q21 is substantially equal to R10·d·IE. When the current IE is set so that the transistor Q21 is turned on when the base voltage is equal to R10·d·IE, the transistor Q21 is turned on, so that a terminal OUT is connected to the ground and the reset switch 3 becomes the on (closed) state.

The circuits shown in FIGS. 8 and 9 employ bipolar transistors, but transistors of other kinds such as, for example, MOSFET and MESFET may be used to realize the same function.

The circuits shown in FIGS. 8 and 9 employ bipolar transistors, while transistors of other kinds such as, for example, MOSFET and MESFET may be used to realize the same function.

FIG. 13 illustrates a PLL circuit according to another embodiment of the present invention. The PLL circuit of FIG. 13 is characterized in that a frequency divider 41 is connected between the current output type phase comparator 1 and the coupler 6 instead of the mixer 7 in the same configuration as the PLL circuit of FIG. 1. A frequency division ratio of the frequency divider 41 is given by fRF/fIF.

FIG. 14 illustrates a PLL circuit according to still another embodiment of the present invention. The PLL circuit includes a current output type phase frequency comparator 42, a low pass filter 4, a VCO 5, a coupler 6 and a mixer 26. When the phase difference between the input signal fIF and the reference signal frequency fREF is small, the current output type phase frequency comparator 42 compares a phase of the input signal fIF with a phase of the reference signal frequency fREF and produces an error output current. When the phase difference between the input signal fIF and the reference signal frequency fREF is not small, the current output type phase frequency comparator 42 compares a frequency of the input signal fIF with a frequency of the reference signal frequency fREF and produces an error output current. The low pass filter 4 removes unnecessary harmonic components and noise from the output current of the comparator 42 and converts the output current into a voltage to be supplied to the VCO 5. An output frequency fRF of the VCO 5 is inputted to the mixer 26 through the coupler 6 and is mixed with the local oscillation signal frequency fLO in the mixer 26. An output frequency fREF of the mixer 26 is equal to fIF when the PLL circuit is in the locked state. Accordingly, the input signal frequency fIF is converted into fRF=fLO−fIF.

The phase comparator is named a phase frequency comparator (PFC). Since the PLL circuit is necessarily locked without the provision of a switch when the PFC is used, the reset switch is not required. However, since the output voltage of the phase comparator is not once reduced to 0 volt by means of the reset switch, the PLL circuit may be operated even if the constant current source for increasing the settling speed is provided, while the settling time is not necessarily shortened.

As described above, according to the present invention, since the phase comparator produces the current output and the constant current is further added to the current output, the setting time can be shortened without widening the bandwidth for the PLL circuit. Furthermore, since the settling time shortening circuit and the reset switch are connected to the phase comparator, the circuit configuration suitable for the integrated circuit can be realized.

Kokubo, Masaru, Watanabe, Kazuo, Yamawaki, Taizo, Furuya, Tomio, Hildersley, Julian

Patent Priority Assignee Title
8823430, May 17 2010 MEDIATEK INC Clock generating circuit and clock generating method
Patent Priority Assignee Title
4389622, Sep 28 1981 Honeywell Inc. System for preventing transient induced errors in phase locked loop
4562410, Dec 29 1983 RCA Corporation Phase lock loop prepositioning apparatus with feedback control
4714900, Nov 21 1985 NEC Corporation Current output circuit having well-balanced output currents of opposite polarities
4745372, Oct 17 1985 Matsushita Electric Industrial Co., Ltd. Phase-locked-loop circuit having a charge pump
4835610, May 13 1987 Deutsche Thomson-Brandt GmbH Arrangement for automatic switching of the regulating speed of a phase regulating circuit
4890072, Feb 03 1988 Freescale Semiconductor, Inc Phase locked loop having a fast lock current reduction and clamping circuit
4952889, Apr 28 1989 WI-LAN INC Loop filter modulated synthesizer
5103191, Jul 25 1989 LANTIQ BETEILIGUNGS-GMBH & CO KG Circuit configuration for phase locking
5204975, Oct 12 1989 SEIKO EPSON CORPORATION, A CORP OF JAPAN Digitally-corrected temperature-compensated crystal oscillator having a correction-suspend control for communications service
5313173, Apr 26 1993 Unwired Planet, LLC Quadrature modulated phase-locked loop
5359297, Oct 28 1993 NXP, B V F K A FREESCALE SEMICONDUCTOR, INC VCO power-up circuit for PLL and method thereof
5424689, Dec 22 1993 Apple Inc Filtering device for use in a phase locked loop controller
5436597, Jul 11 1994 PMC-SIERRA, INC Pro-capture circuit for phase locked loop circuits
5511236, Dec 07 1993 National Semiconductor Corporation Half duplex RF transceiver
5566204, May 02 1994 Fairchild Semiconductor Fast acquisition clock recovery system
5610952, Nov 25 1994 Agilent Technologies Inc Synchronization signal generating device
5635879, Jun 22 1995 CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD Voltage controlled oscillator formed of two differential transconductors
5651035, Apr 28 1995 Cypress Semiconductor Corporation Apparatus for reducing jitter of a spectrum spread clock signal and method therefor
5740521, Nov 14 1994 Qualcomm Incorporated Method and circuit for creating frequencies for a radio telephone
5825254, Mar 19 1996 SAMSUNG ELECTRONICS CO , LTD Frequency converter for outputting a stable frequency by feedback via a phase locked loop
5834987, Jul 30 1997 Ercisson Inc. Frequency synthesizer systems and methods for three-point modulation with a DC response
5890051, Nov 19 1997 Unwired Planet, LLC On-channel transceiver architecture in a dual band mobile phone
5909149, Aug 29 1997 AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD Multiband phase locked loop using a switched voltage controlled oscillator
6091303, Apr 06 1999 Ericsson Inc. Method and apparatus for reducing oscillator noise by noise-feedforward
6157271, Nov 23 1998 QUARTERHILL INC ; WI-LAN INC Rapid tuning, low distortion digital direct modulation phase locked loop and method therefor
6163585, Jan 30 1997 Google Technology Holdings LLC Phase-locked loop circuit and radio communication apparatus using the same
6324219, Jan 30 1997 Google Technology Holdings LLC Phase-locked loop circuit and radio communication apparatus using the same
6377315, Nov 12 1998 AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED System and method for providing a low power receiver design
EP410029,
EP519562,
GB2261345,
JP2062120,
JP2230820,
JP5276030,
JP5327492,
JP56083136,
JP59089038,
JP6112820,
JP61274413,
JP6268514,
JP6284030,
JP6338786,
/////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Aug 15 2003Renesas Technology Corp.(assignment on the face of the patent)
Aug 15 2003The Technology Partnership PLC.(assignment on the face of the patent)
Apr 01 2010Renesas Technology CorpRenesas Electronics CorporationMERGER CHANGE OF NAME0268370505 pdf
Oct 28 2014Motorola Mobility LLCGoogle Technology Holdings LLCASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0353790116 pdf
Aug 06 2015Renesas Electronics CorporationRenesas Electronics CorporationCHANGE OF ADDRESS0449280001 pdf
Date Maintenance Fee Events
Mar 02 2011M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Mar 03 2015M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Apr 22 2019REM: Maintenance Fee Reminder Mailed.
Oct 07 2019EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Sep 04 20104 years fee payment window open
Mar 04 20116 months grace period start (w surcharge)
Sep 04 2011patent expiry (for year 4)
Sep 04 20132 years to revive unintentionally abandoned end. (for year 4)
Sep 04 20148 years fee payment window open
Mar 04 20156 months grace period start (w surcharge)
Sep 04 2015patent expiry (for year 8)
Sep 04 20172 years to revive unintentionally abandoned end. (for year 8)
Sep 04 201812 years fee payment window open
Mar 04 20196 months grace period start (w surcharge)
Sep 04 2019patent expiry (for year 12)
Sep 04 20212 years to revive unintentionally abandoned end. (for year 12)