A method and apparatus are provided for implementing subthreshold leakage current reduction in limited switch dynamic logic (lsdl). A limited switch dynamic logic circuit includes a cross-coupled nand and inverter logic. A dynamic node provides a first input to the nand. A sleep signal provides a second input to the nand. An output of the nand provides an input to the inverter logic that inverts the nand output and provides a complementary output. The nand logic includes a series connected first sleep transistor receiving the sleep input. The first sleep transistor is turned OFF during the sleep mode. A second sleep transistor is connected between a voltage supply rail and the nand output. The second sleep transistor is turned ON during the sleep mode to force high the nand output and force low complementary output.
|
1. Apparatus for implementing subthreshold leakage current reduction in limited switch dynamic logic (lsdl) circuit comprising:
a static portion including a cross-coupled nand logic and inverter logic;
a dynamic node provides a first input to said nand logic;
a sleep signal provides a second input to said nand logic;
an output of the nand logic providing an input to said inverter logic, said inverter logic inverting the nand output and provides a complementary output;
said nand logic including a series connected first sleep transistor receiving said sleep signal; said first sleep transistor being turned OFF during the sleep mode to disable said nand logic; and
a second sleep transistor connected between a voltage supply rail and said nand output; said second sleep transistor receiving said sleep signal and being turned ON during the sleep mode for forcing said nand output high and said complementary output low.
13. A method for implementing subthreshold leakage current reduction in limited switch dynamic logic (lsdl) circuit comprising:
providing a cross-coupled nand logic and inverter logic to define a static portion of the lsdl circuit; providing an input to said inverter logic of an output of the nand logic, inverting the nand output with said inverter logic to provide a complementary output;
applying a first dynamic node input to said nand logic;
applying a sleep signal input to said nand logic;
providing said nand logic with a series connected first sleep transistor receiving said sleep signal; and said first sleep transistor being turned OFF during the sleep mode to disable said nand logic; and
providing a second sleep transistor connected between a voltage supply rail and said nand output; said second sleep transistor receiving said sleep signal and being turned ON during the sleep mode for forcing said nand output high and said complementary output low.
2. Apparatus for implementing subthreshold leakage current reduction as recited in
3. Apparatus for implementing subthreshold leakage current reduction as recited in
4. Apparatus for implementing subthreshold leakage current reduction as recited in
5. Apparatus for implementing subthreshold leakage current reduction as recited in
6. Apparatus for implementing subthreshold leakage current reduction as recited in
7. Apparatus for implementing subthreshold leakage current reduction as recited in
8. Apparatus for implementing subthreshold leakage current reduction as recited in
9. Apparatus for implementing subthreshold leakage current reduction as recited in
10. Apparatus for implementing subthreshold leakage current reduction as recited in
11. Apparatus for implementing subthreshold leakage current reduction as recited in
12. Apparatus for implementing subthreshold leakage current reduction as recited in
14. A method for implementing subthreshold leakage current reduction as recited in
15. A method for implementing subthreshold leakage current reduction as recited in
|
The present invention relates generally to the data processing field, and more particularly, relates to a method and apparatus for implementing subthreshold leakage current reduction in limited switch dynamic logic (LSDL).
As silicon technologies move toward smaller transistor sizes with thinner oxides associated with smaller features sizes, leakage current typically increases. Leakage current grows relative to the overall power dissipation with smaller features sizes, for example, 40% for 90 nm and 50% to 60% for 65 nm.
Power dissipation is a signification limitation for high performance circuits such as dynamic logic and limited switch dynamic logic (LSDL). LSDL is a next-generation high-performance circuit family including a dynamic front-end and a static back-end. LSDL relies on the dynamic front-end to provide speedy computation. LSDL circuits suffer from the same leakage problems as other dynamic logic. In conventional LSDL circuits, leakage current exists between a voltage supply rail Vdd, a dynamic node, and ground.
A need exists for an effective mechanism to minimize subthreshold leakage current in LSDL circuits, and thereby reduce the overall power dissipation.
Principal aspects of the present invention are to provide are provided for a method and apparatus for implementing subthreshold leakage current reduction in limited switch dynamic logic (LSDL). Other important aspects of the present invention are to provide such method and apparatus for implementing subthreshold leakage current reduction in limited switch dynamic logic (LSDL) substantially without negative effect and that overcome many of the disadvantages of prior art arrangements.
In brief, a method and apparatus are provided for implementing subthreshold leakage current reduction in limited switch dynamic logic (LSDL). A limited switch dynamic logic circuit includes a cross-coupled NAND and inverter logic. A dynamic node provides a first input to the NAND. A sleep signal provides a second input to the NAND. An output of the NAND provides an input to the inverter logic that inverts the NAND output and provides a complementary output. The NAND logic includes a series connected first sleep transistor receiving the sleep input. The first sleep transistor is turned OFF during the sleep mode. A second sleep transistor is connected between a voltage supply rail and the NAND output. The second sleep transistor is turned ON during the sleep mode to force high the NAND output and force low complementary output.
In accordance with features of the invention, the NAND includes a series connected P-channel field effect transistor (PFET) and an N-channel field effect transistor (NFET) connected between a voltage supply rail and the sleep NFET and the first sleep transistor is an NFET. A pair of parallel-connected NFETs is connected between the sleep NFET and ground. One of the parallel-connected NFETs is a clocked NFET having a gate coupled to the clock. The other parallel-connected NFET has a gate coupled to the complementary output. A feedback PFET is coupled between the NAND output and the voltage supply rail by a clocked PFET. The feedback PFET has a gate coupled to the complementary output and is turned OFF by the clocked PFET during evaluation.
The present invention together with the above and other objects and advantages may best be understood from the following detailed description of the preferred embodiments of the invention illustrated in the drawings, wherein:
In accordance with features of the invention, a method for implementing and an enhanced limited switch dynamic logic (LSDL) circuit are provided for substantially reducing subthreshold leakage current. The subthreshold leakage current is reduced between a dynamic node and ground through a stacking effect. The subthreshold leakage is reduced, for example, quadratically with minimum modification including the addition of one NMOS and PMOS transistor to a standard existing LSDL structure.
Having reference now to the drawings, in
LSDL circuit 100 includes a dynamic front-end generally designated by 102 and a static back-end generally designated by 104. Dynamic front-end 102 includes a transistor stack including a P-channel field effect transistor (PFET) 106, and a pair of N-channel field effect transistor (NFETs) 108, 110 connected in series between a voltage supply rail VDD and ground. A clock signal CLK is applied to a gate input of PFET 106 and NFET 110. A data input A is applied to a gate input of NFET 108. The junction connection of the drain of PFET 106 and the drain of NFET 108 forms a dynamic node DYNAMIC D_B. PFET 106 precharges the dynamic node DYNAMIC D_B during logic zero of the clock signal CLK.
During precharge or a logic zero of the clock signal CLK, NFET 110 is OFF, and the pulldown path of NFETs 108, 110 is OFF with either a high or low data input A applied to NFET 108. NFET 110 turns ON and PFET 106 turns OFF during logic one of the clock signal CLK during an evaluate phase. In the evaluate phase, with a high data input A NFET 108 is ON and the dynamic node DYNAMIC D_B is pulled down. Otherwise, with a low data input A applied, NFET 108 remains OFF and the dynamic node DYNAMIC D_B remains high or logic one.
It should be understood that LSDL circuit 100 is shown in simplified form sufficient for the understanding of the invention, and the present invention is not limited to the illustrated embodiment. For example, a plurality of parallel connected or series connected transistors could be used instead of NFET 108, each for receiving one of multiple data inputs applied to the dynamic front-end 102.
In accordance with features of the invention, dynamic front-end 102 of LSDL circuit 100 feeds into a cross-coupled NAND and inverter logic of the static back-end 104. In a conventional LSDL circuit, the dynamic logic feeds into a pair of cross-coupled inverters. A series connected PFET 112, an NFET 114, and a sleep NFET 116 form NAND of the static back-end 104 of LSDL circuit 100. PFET 112, NFET 114, and a sleep NFET 116 are connected in series with a pair of parallel-connected NFETs 118 and 120 to ground. The dynamic node DYNAMIC D_B is coupled to the junction connection of gate inputs of PFET 112 and NFET 114. The clock signal CLK is applied to a gate input of NFET 118. An output feedback signal from an output node Q_B OUT is applied to a gate input of NFET 120. A junction connection of the drain of PFET 112 and the drain of NFET 114 provides a NAND output at a node Q OUT.
A sleep PFET 122 is coupled between the voltage supply rail VDD and a NAND output node Q OUT. A sleep input SLEEP_B is applied to the gate input of sleep NFET 116 and sleep PFET 122. An inverter formed by a PFET 124 and an NFET 126 connected between the voltage rail VDD and ground has a common gate input connected to the NAND output node Q OUT. Inverter pair PFET 124 and NFET 126 provides an inverted or complementary output at a node Q_B OUT. A PFET 128 and PFET 130 are connected between the NAND output node Q OUT and the voltage rail VDD. The clock signal CLK is applied to a gate input of PFET 130. The complementary output Q_B OUT is applied to a gate input of NFET 120 and PFET 128.
During the normal operation mode, the CLK toggles and SLEEP_B=1. During the normal operation mode, sleep NFET 116 is always ON with the high sleep input SLEEP_B applied to the gate of the sleep NFET. During the normal operation mode, the sleep PFET 122 is always OFF with the high SLEEP_B input. During the normal operation mode with the logic zero of the clock signal CLK, NFET 118 is OFF, and the pulldown path of NFETs 116 and 118 is OFF.
During the normal operation mode with the logic zero of the clock signal CLK, the NAND output Q OUT is held high by PFETs 128, 130 and inverter pair PFET 124, NFET 126. NFET 118 turns ON and clocked PFET 130 turns OFF during logic one of the clock signal CLK during evaluation.
During evaluation of the normal operation mode, PFET 130 is OFF and gates off the pull up feedback path through PFET 128. The NAND output Q OUT is pulled down with a high dynamic node DYNAMIC D_B resulting from a low input A applied to the dynamic front end 102. The NAND output Q OUT remains high with a low dynamic node DYNAMIC D_B resulting from a high input A. The output Q_B OUT follows the dynamic node DYNAMIC D_B.
During the sleep mode, CLK is gated to 0 and SLEEP_B is set to low or logic zero. When SLEEP_B=0, the node Q OUT is forced high or logic one with sleep PFET 122 turned ON, and the output node Q_B OUT is forced to low or logic zero with inverter pair PFET 124, NFET 126.
As a result the subthreshold leakages at node Q OUT and the dynamic node of the downstream LSDL logic are reduced. The subthreshold leakage at Q OUT is reduced because sleep NFET 116 and NFETs 118 and 120 are all shut off. Also the subthreshold leakage at the dynamic node of the downstream LSDL logic is reduced because the inputs of its NMOS pulldown come from upstream LSDL logic circuits 100 having outputs Q_B OUT that are forced to logic zero.
In addition, the sleep PMOS PFET 122 advantageously is sized with the minimum width. This does not impact performance since PFET 122 is used only during the sleep mode. This further reduces the performance impact of the additional sleep transistors NFET 116 and PFET 122 to the conventional existing LSDL design.
While the present invention has been described with reference to the details of the embodiments of the invention shown in the drawing, these details are not intended to limit the scope of the invention as claimed in the appended claims.
Tretz, Christophe Robert, Storino, Salvatore Nicholas, Kao, Jerry C., Li, Chung-Tao
Patent | Priority | Assignee | Title |
7855578, | Feb 01 2006 | Wisconsin Alumni Research Foundation | Domino logic circuit techniques for suppressing subthreshold and gate oxide leakage |
8499274, | Nov 30 2011 | Taiwan Semiconductor Manufacturing Co., Ltd. | Computer implemented system and method for leakage calculation |
9088277, | Nov 08 2013 | GLOBALFOUNDRIES Inc | Leakage reduction in output driver circuits |
Patent | Priority | Assignee | Title |
6429689, | Oct 10 2001 | International Business Machines Corporation | Method and apparatus for controlling both active and standby power in domino circuits |
6900666, | Apr 12 2002 | University of Rochester | Dual threshold voltage and low swing domino logic circuits |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Dec 01 2005 | STORINO, SALVATORE NICHOLAS | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017159 | /0085 | |
Dec 02 2005 | LI, CHUNG-TAO | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017159 | /0085 | |
Dec 07 2005 | TRETZ, CHRISTOPHE ROBERT | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017159 | /0085 | |
Dec 09 2005 | KAO, JERRY C | International Business Machines Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017159 | /0085 | |
Dec 15 2005 | International Business Machines Corporation | (assignment on the face of the patent) | / | |||
May 03 2011 | International Business Machines Corporation | Google Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 026664 | /0866 | |
Sep 29 2017 | Google Inc | GOOGLE LLC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 044127 | /0735 |
Date | Maintenance Fee Events |
Aug 10 2007 | ASPN: Payor Number Assigned. |
Apr 18 2011 | REM: Maintenance Fee Reminder Mailed. |
Jun 15 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jun 15 2011 | M1554: Surcharge for Late Payment, Large Entity. |
Mar 11 2015 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 29 2019 | REM: Maintenance Fee Reminder Mailed. |
Oct 14 2019 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 11 2010 | 4 years fee payment window open |
Mar 11 2011 | 6 months grace period start (w surcharge) |
Sep 11 2011 | patent expiry (for year 4) |
Sep 11 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 11 2014 | 8 years fee payment window open |
Mar 11 2015 | 6 months grace period start (w surcharge) |
Sep 11 2015 | patent expiry (for year 8) |
Sep 11 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 11 2018 | 12 years fee payment window open |
Mar 11 2019 | 6 months grace period start (w surcharge) |
Sep 11 2019 | patent expiry (for year 12) |
Sep 11 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |