A data detection circuit includes a transient detector that senses transient events in data. A first data detector path applies a first equalization target to generate a first bit stream from the data. A second data detector path applies a second equalization target to generate a second bit stream from the data. A baseline correction circuit generates a baseline correction signal using the first bit stream when the transient detector does not sense the transient events and the second bit stream when the transient detector senses the transient events. The first equalization target is a non-DC free equalization target and the second equalization target is a DC-free equalization target. When transients are detected during a sector, the detection circuit continues using the DC-free equalization target until the sector ends.
|
73. A method of operating a data detection circuit, comprising:
sensing transient events in data;
applying a first equalization target to generate a first bit stream from said data;
applying a second equalization target to generate a second bit stream from said data; and
generating a baseline correction signal using said first bit stream when said transient events are not detected and said second bit stream when said transient events are detected.
78. A method of operating a data detection circuit, comprising:
sensing said thermal asperity events;
selectively employing a non-DC free equalization target to generate a first bit stream when said thermal asperity events are not sensed and a DC-free equalization target to generate a second bit stream when said thermal asperity events are sensed; and
generating a baseline correction signal using said first bit stream when said thermal asperity events are not sensed and said second bit stream when said thermal asperity events are sensed.
1. A data detection circuit, comprising:
a transient detector that senses transient events in data;
a first data detector path that applies a first equalization target to generate a first bit stream from said data;
a second data detector path that applies a second equalization target to generate a second bit stream from said data; and
a baseline correction circuit that generates a baseline correction signal using said first bit stream when said transient detector does not sense said transient events and said second bit stream when said transient detector senses said transient events.
37. A data detection circuit, comprising:
transient detecting means for sensing transient events in data;
first data detecting means for applying a first equalization target to generate a first bit stream from said data;
second data detecting means for applying a second equalization target to generate a second bit stream from said data; and
baseline correction means for generating a baseline correction signal using said first bit stream when said transient detecting means does not sense said transient events and said second bit stream when said transient detecting means senses said transient events.
15. A data detection circuit, comprising:
a thermal asperity detector that senses said thermal asperity events;
a data detector that communicates with said thermal asperity detector and that selectively employs a non-DC free equalization target to generate a first bit stream when said thermal asperity events are not sensed and a DC-free equalization target to generate a second bit stream when said thermal asperity events are sensed; and
a baseline correction circuit that generates a baseline correction signal using said first bit stream when said thermal asperity events are not sensed and said second bit stream when said thermal asperity events are sensed.
51. A data detection circuit, comprising:
thermal asperity detecting means for sensing said thermal asperity events;
data detecting means that communicates with said thermal asperity detecting means for selectively employing a non-DC free equalization target to generate a first bit stream when said thermal asperity events are not sensed and a DC-free equalization target to generate a second bit stream when said thermal asperity events are sensed; and
baseline correction means for generating a baseline correction signal using said first bit stream when said thermal asperity events are not sensed and said second bit stream when said thermal asperity events are sensed.
81. A method of operating a perpendicular recording system, comprising:
generating a read data signal from sectors of a magnetic storing means for storing data, wherein said read data signal includes at least one of data and transients;
generating a transient detect signal when said transients are detected in said read data signal;
detecting data in said read data signal by at least one of generating a first detected data signal when said transient detect signal is not generated and by filtering said read data signal and generating a second detected data signal when said transient detect signal is generated; and
using said second detected data signal until said sector ends when transients are detected during a sector.
28. A perpendicular recording system, comprising:
a perpendicular recording head that generates a read data signal from sectors of a magnetic medium, wherein said read data signal includes at least one of data and transients;
a transient detector that generates a transient detect signal when said transients are detected in said read data signal; and
a detection circuit that detects data in said read data signal, that generates a first detected data signal when said transient detect signal is not generated, and that filters said read data signal and generates a second detected data signal when said transient detect signal is generated,
wherein when transients are detected during a sector, said detection circuit continues using said second detected data signal until said sector ends.
64. A perpendicular recording system, comprising:
perpendicular recording means for generating a read data signal from sectors of a magnetic storing means for storing data, wherein said read data signal includes at least one of data and transients;
transient detecting means for generating a transient detect signal when said transients are detected in said read data signal; and
detection means for detecting data in said read data signal, for generating a first detected data signal when said transient detect signal is not generated, and for filtering said read data signal and generating a second detected data signal when said transient detect signal is generated,
wherein when transients are detected during a sector, said detecting means continues using said second detected data signal until said sector ends.
3. The data detection circuit of
4. The data detection circuit of
a first finite impulse response (FIR) equalizer that receives said data; and
a first data detector that receives an output of said first FIR equalizer.
5. The detection circuit of
6. The data detection circuit of
7. The data detection circuit of
a second filter that has an equalization target with a (1−D) factor and that communicates with an output of said first FIR filter; and
a second data detector that communicates with an output of said second filter.
8. The data detection circuit of
a delay element that selectively receives an output of said first FIR equalizer;
a reconstruction filter that selectively receives one of said first and second bit streams from said first and second data detector paths, respectively;
a summer that has a first input that receives an output of said delay element and a second input that receives an output of said reconstruction filter; and
an accumulator that receives an output of said first summer and that generates said baseline correction signal.
9. The data detection circuit of
a second finite impulse response (FIR) equalizer; and
a second data detector that receives an output of said second FIR equalizer.
10. The detection circuit of
11. The data detection circuit of
a first finite impulse response (FIR) equalizer;
a second filter that has an equalization target with a (1−D) factor and that communicates with an output of said first FIR equalizer;
a first data detector that selects one of said output of said first FIR equalizer and said output of said second filter; and
wherein said first data detector path includes said first FIR equalizer and said first data detector and wherein said second data detector path includes said first FIR filter, said second filter and said first data detector.
12. The data detection circuit of
13. A system comprising the data detection circuit of
a perpendicular recording system including a read signal preamplifier;
a front end that receives a read signal from a read signal preamplifier and that communicates with said transient detector; and
a sampler that communicates with said front end.
14. A system comprising the data detection circuit of
a magnetic medium having sectors, wherein said baseline correction circuit uses said second bit stream until said sector ends when said transient detector senses said transient events during said sector.
16. The data detection circuit of
a first finite impulse response (FIR) equalizer that receives said data; and
a first data detector that receives an output of said first FIR equalizer.
17. The data detection circuit of
18. The data detection circuit of
19. The data detection circuit of
a second filter that has an equalization target with at least one (1−D) factor and that communicates with an output of said first FIR filter; and
a second data detector that communicates with an output of said second filter.
20. The data detection circuit of
21. The data detection circuit of
a delay element that selectively receives an output of said first FIR equalizer;
a reconstruction filter that selectively receives one of said first and second bit streams from said data detector, respectively;
a summer that has a first input that receives an output of said delay element and a second input that receives an output of said reconstruction filter; and
an accumulator that receives an output of said first summer and that generates said baseline correction signal.
22. The data detection circuit of
a second finite impulse response (FIR) equalizer; and
a second data detector that receives an output of said second FIR equalizer.
23. The data detection circuit of
24. The data detection circuit of
a first finite impulse response (FIR) equalizer;
a second filter that has an equalization target with at least one (1−D) factor and that communicates with an output of said first FIR equalizer; and
a first data detector that selectively communicates with said output of said first FIR equalizer and said output of said second filter;
wherein when said thermal asperity is not sensed, said data detector uses a first data detector path that includes said first FIR equalizer and said first data detector and wherein when said thermal asperity is sensed, said data detector uses a second data detector path that includes said first FIR filter, said second filter and said first data detector.
25. The data detection circuit of
26. A system comprising the data detection circuit of
a perpendicular recording system with a read signal preamplifier;
a front end that receives a read signal from said read signal preamplifier and that communicates with said thermal asperity detector; and
a sampler that communicates with said front end.
27. A system comprising the data detection circuit of
a magnetic medium having sectors, wherein said baseline correction circuit uses said second bit stream until said sector ends when said transient detector senses said transient events during said sector.
29. The perpendicular recording system of
a first path with a filter and a first data detector;
a second path with a second data detector; and
a selector that communicates with said transient detector and that switches between said first and second paths based on said transient detect signal.
30. The perpendicular recording system of
31. The perpendicular recording system of
32. The perpendicular recording system of
33. The perpendicular recording system of
a filter having an input and an output;
a selector that communicates with said transient detector and said filter and that bypasses said filter when said transient detect signal is present; and
a first detector that receives one of the read data signal from said switch and a filtered read data signal from said filter.
34. The perpendicular recording system of
35. The perpendicular recording system of
36. The perpendicular recording system of
a sampling circuit that digitizes said read data signal;
a FIR filter that receives said digitized read data signal from said sampling circuit, that attenuates out of band noise and that generates an attenuated read data signal; and
an equalizer that receives said attenuated read data signal and that removes intersymbol interference (ISI) from said attenuated read data signal.
39. The data detection circuit of
40. The data detection circuit of
first finite impulse response (FIR) means for equalizing input data; and
first data detecting means for detecting data in an output of said first FIR means.
41. The detection means of
42. The data detection circuit of
43. The data detection circuit of
second filter means for filtering using an equalization target with a (1−D) factor and that communicates with an output of said first FIR means; and
second data detecting means for detecting data and that communicates with an output of said second filter means.
44. The data detection circuit of
delay means for delaying and for selectively receiving an output of said first FIR means;
reconstruction filter means for selectively receiving one of said first and second bit streams from said first and second data detecting means, respectively;
summing means for summing and that has a first input that receives an output of said delay means and a second input that receives an output of said reconstruction filter means; and
accumulating means for receiving an output of said first summing means and for generating said baseline correction signal.
45. The data detection circuit of
second finite impulse response (FIR) means for equalizing input data; and
second data detecting means for detecting data in an output of said second FIR means.
46. The data detection circuit of
47. The data detection circuit of
first finite impulse response (FIR) means for equalizing input data;
second filter means for filtering using an equalization target with a (1−D) factor and that communicates with an output of said first FIR means; and
first data detecting means for selecting one of said output of said first FIR means and said output of said second filter means,
wherein said first data detecting means includes said first FIR means and said first data detecting means and wherein said second data detecting means includes said first FIR means, said second filter means and said first data detecting means.
48. The data detection circuit of
49. A system comprising the data detection circuit of
perpendicular recording means for recording and including read signal preamplifying means for amplifying a read signal;
receiving means for receiving a read signal from said read signal preamplifying means and that communicates with said transient detecting means; and
sampling means for sampling that communicates with said front end.
50. A system comprising the data detection circuit of
magnetic means for storing data and having sectors, wherein said baseline correction means uses said second bit stream until said sector ends when said transient detecting means senses said transient events during said sector.
52. The data detection circuit of
first finite impulse response (FIR) means for equalizing and that receives input data; and
first data detecting means for receiving an output of said first FIR means.
53. The data detection circuit of
54. The data detection circuit of
55. The data detection circuit of
second filter means for filtering using an equalization target with at least one (1−D) factor and that communicates with an output of said first FIR filter; and
second data detecting means for detecting data that communicates with an output of said second filter means.
56. The data detection circuit of
57. The data detection circuit of
delay means for selectively receiving an output of said first FIR means;
reconstruction filter means for selectively receiving one of said first and second bit streams from said data detecting means, respectively;
summing means for summing that has a first input that receives an output of said delay element and a second input that receives an output of said reconstruction filter means; and
accumulating means for receiving an output of said first summing means and for generating said baseline correction signal.
58. The data detection circuit of
second finite impulse response (FIR) means for equalizing input data; and
second data detecting means for receiving an output of said second FIR means.
59. The data detection circuit of
60. The data detection circuit of
first finite impulse response (FIR) means for equalizing input data;
second filter means for filtering using an equalization target with at least one (1−D) factor and that communicates with an output of said first FIR means; and
first data detecting means for selectively communicating with said output of said first FIR means and said output of said second filter means,
wherein when said thermal asperity is not sensed, said data detecting means uses a first data detecting path that includes said first FIR means and said first data detecting means and wherein when said thermal asperity is sensed, said data detecting means uses a second data detecting path that includes said first FIR means, said second filter means and said first data detecting means.
61. The data detection circuit of
62. A system comprising the data detection circuit of
perpendicular recording means for storing data and that includes read signal preamplifying means for amplifying a read signal;
receiving means for receiving an amplified read signal from said read signal preamplifying means and that communicates with said thermal asperity detecting means; and
sampling means for sampling that communicates with said receiving means.
63. A system comprising the data detection circuit of
magnetic storing means for storing data and including sectors, wherein said baseline correction means uses said second bit stream until said sector ends when said transient detecting means senses said transient events during said sector.
65. The perpendicular recording system of
a first path including filter means for filtering and first data detecting means for detecting data;
a second path including second data detecting means for detecting data; and
selector means that communicates with said transient detecting means for switching between said first and second paths based on said transient detect signal.
66. The perpendicular recording system of
67. The perpendicular recording system of
68. The perpendicular recording system of
69. The perpendicular recording system of
filter means for filtering and including an input and an output;
selector means for bypassing said filter means when said transient detect signal is present;
first detecting means for detecting data and for receiving one of the read data signal from said switch and a filtered read data signal from said filter means.
70. The perpendicular recording system of
71. The perpendicular recording system of
72. The perpendicular recording system of
sampling means for digitizing said read data signal;
FIR filter means for receiving said digitized read data signal from said sampling means, for attenuating out of band noise and for generating an attenuated read data signal; and
equalizing means for receiving said attenuated read data signal and for removing intersymbol interference (ISI) from said attenuated read data signal.
75. The method of
76. The method of
77. The method of
reading data from a magnetic medium including sectors; and
using said second bit stream until a sector ends when said transient events are sensed during said sector.
79. The method of
80. The method of
reading data from a magnetic medium including sectors; and
using said second bit stream until a sector ends when said transient events are sensed during said sector.
82. The method of
|
This application is a continuation-in-part of U.S. patent application Ser. No. 10/612,400 filed on Jul. 2, 2003 now U.S. Pat. No. 6,995,932, which is a continuation of U.S. patent application Ser. No. 09/850,039 filed on May 7, 2001 now abandoned. This application also claims the benefit of U.S. Provisional Application No. 60/487,693, filed on Jul. 16, 2003. The disclosures of the above applications are hereby incorporated by reference in their entirety.
The present invention relates to data storage systems, and more particularly to data detection in perpendicular recording systems that are subjected to transient thermal asperity events.
The magnetic storage industry has been increasing the storage capacity of hard drives through technological advancements such as perpendicular recording systems and magneto-resistive (MR) heads. The MR head includes an MR element that is made of a material that changes electrical resistance in response to the strength of a surrounding magnetic field.
The MR head normally glides over the spinning magnetic disk. When the MR head hits a protruding object on the disk surface, the MR element heats up rapidly and the heat decays relatively slowly. The effect of this transient phenomenon is a change in the baseline of the read-back signal that is output by the MR head, as illustrated in
Perpendicular recording systems provide higher data storage densities than conventional recording systems. However, perpendicular recording systems are typically subject to an increased rate of TA events due to the relatively close proximity of the recording head and the magnetic media. In addition, the heating of the recording head from the TA event is higher than the heating that is experienced in longitudinal recording systems due to the closer relative distance between the recording head and the media. The increased heating translates into a transient of increased duration and amplitude in the output signal of the recording head.
Therefore, the recording head signal of perpendicular recording systems typically includes both an increased rate of TA events and TA events having a longer duration. With the increased likelihood of errors, it is possible that the error correcting code (ECC) that is used in the recording system may not be able to regenerate the user data.
In perpendicular magnetic recording, a detector that utilizes a non DC-free equalization target can be used. Non-DC-free detectors are sensitive to DC-offset (baseline offset). A baseline correction circuit is often used to minimize the DC-offset. There are different sources of DC offset in a perpendicular magnetic recording system. For example, AC coupling of the pre-amplifier to the MR head may impact DC offset. The read channel front end may act as a high pass filter and cause data dependent baseline wander. Other sources are DC-offsets that are produced by analog circuits. TA, as mentioned above, is a low-frequency transient, which can be viewed as a DC-distortion.
The baseline correction circuit may generate the baseline correction signal based on bit detector outputs. When the bit detector outputs are unreliable due to TA events, signals output by the baseline correction circuit will also be unreliable. Since TA is a transient behavior, errors at the detector output are usually limited and can be handled by an error correcting code (ECC) present in most magnetic recording systems. For longer TA events, however, the error correcting capability of the ECC is typically insufficient. Furthermore, if the TA event is not very long, but the correct baseline can not be recovered, the increased error rate at the detector output may continue after the TA event is over. The error correcting capability of the ECC may be insufficient.
A data detection circuit according to the present invention includes a transient detector that senses transient events in data. A first data detector path applies a first equalization target to generate a first bit stream from the data. A second data detector path applies a second equalization target to generate a second bit stream from the data. A baseline correction circuit generates a baseline correction signal using the first bit stream when the transient detector does not sense the transient events and the second bit stream when the transient detector senses the transient events.
In other features, the transient events are thermal asperity events. The first equalization target is a non-DC free equalization target and the second equalization target is a DC-free equalization target. The first data detector path includes a first finite impulse response (FIR) equalizer that receives the data and a first data detector that receives an output of the first FIR equalizer.
In still other features, the second data detector path includes a second finite impulse response (FIR) equalizer and a second data detector that receives an output of the second FIR equalizer. The first and second data detectors include at least one of a decision feedback equalizer, a peak detector, a threshold detector, a partial response maximum likelihood detector and a maximum aposteriori detector.
In still other features, a summer has a first input that communicates with an output of the first FIR equalizer. An output of the summer communicates with the first data detector and the baseline correction circuit. The baseline correction circuit outputs the baseline correction signal to a second input of the summer.
In yet other features, the second data detector path includes the first finite impulse response (FIR) filter and further comprises a second filter that has an equalization target with a (1−D) factor and that communicates with an output of the first FIR filter. A second data detector communicates with an output of the second filter.
In other features, a first finite impulse response (FIR) equalizer includes a second filter that has an equalization target with a (1−D) factor and that communicates with an output of the first FIR equalizer. A first data detector selects one of the output of the first FIR equalizer and the output of the second filter. The first data detector path includes the first FIR equalizer and the first data detector. The second data detector path includes the first FIR filter, the second filter and the first data detector.
In other features, a system comprises the data detection circuit and further comprises a perpendicular recording system including a read signal preamplifier. A front end receives a read signal from the read signal preamplifier and communicates with the thermal asperity detector. A sampler communicates with the front end.
In yet other features, the baseline correction circuit includes a delay element that selectively receives an output of the first FIR equalizer. A reconstruction filter selectively receives one of the first and second bit streams from the first and second data detector paths, respectively. A summer has a first input that receives an output of the delay element and a second input that receives an output of the reconstruction filter. An accumulator receives an output of the first summer and generates the baseline correction signal.
In still other features, a system comprises the data detection circuit and further comprises a magnetic medium having sectors. The baseline correction circuit uses the second bit stream until the sector ends when the transient detector senses the transient events during the sector.
A perpendicular recording system according to the present invention includes a perpendicular recording head that generates a read data signal from sectors of a magnetic medium. The read data signal includes at least one of data and transients. A transient detector generates a transient detect signal when the transients are detected in the read data signal. A detection circuit detects data in the read data signal, generates a first detected data signal when the transient detect signal is not generated, and filters the read data signal and generates a second detected data signal when the transient detect signal is generated. When transients are detected during a sector, the detection circuit continues using the second detected data signal until the sector ends.
Further areas of applicability of the present invention will become apparent from the detailed description provided hereinafter. It should be understood that the detailed description and specific examples, while indicating the preferred embodiment of the invention, are intended for purposes of illustration only and are not intended to limit the scope of the invention.
The present invention will become more fully understood from the detailed description and the accompanying drawings, wherein:
The following description of the preferred embodiments is merely exemplary in nature and is in no way intended to limit the invention, its application, or uses. For purposes of clarity, the same reference numbers will be used in the drawings to identify similar elements.
Referring to
The data detection system 10 includes a discrete channel circuit 12 for interfacing with a perpendicular recording head (not shown) and amplifying the read data signal 14. It is within the scope of the invention for the channel circuit 12 to use analog, digital, or mixed-signal techniques. For example, an analog version of the channel circuit 12 may include a series combination analog preamplifier, filter, and analog forward equalizer. A digital version of the channel circuit 12 preferably includes a preamplifier with automatic gain control (AGC), a sampler, and a digital filer.
The read data signal includes the baseline data signal as well as noise components generated by thermal asperity events and spurious field coupling from noise sources. The optimal target response corresponding to the read data signal of a perpendicular recording system differs from that of a longitudinal recording system. In a perpendicular recording system the optimal target response generally does not have a DC zero since the data elements in the read data typically include a DC bias. Whereas, in a longitudinal recording system the optimal target response does have a DC zero since the data elements in the read data signal do not include a DC bias.
First and second detector circuits 16 and 18 are coupled to the output of the channel circuit 12 for generating output data signals during different operating phases of the data detection system 10. When a low frequency transient such as a TA event is detected, the output signal is taken from the output of the first detector circuit 16. During normal operation of the data detection system 10 in the absence of low frequency transients, the output signal is taken from the output of the second detector circuit 18.
The first detector circuit 16 includes a series connected high-pass filter 20 and data detector 22. The high-pass filter 20 attenuates low frequency components in the read data signal that are caused by the low frequency transient. By removing the low frequency components, the filtered read data signal contains substantially only the high frequency components corresponding to the desired data from the magnetic media in addition to an undesirable leading edge spike caused by the transient. It is within the scope of the invention to employ other filter configurations such as band pass filters and active filters that attenuate low frequency components. Preferably, the filter 20 is a digital implementation having a (1−D) filter characteristic such as (1−0.5D−0.5D2) and (1−0.25D−0.25D2−0.25D3−0.25D4) filters. However, the principles of the invention encompass analog filters as well as digital implementations. The data detector 22 detects the read data pulses in the filtered read data signal. Preferably, a decision feedback equalizer (DFE) is used as the data detector 22 since DFEs provide acceptable implementation complexity. The scope of the invention includes using other detectors such as partial-response maximum likelihood (PRML) detectors and Viterbi detectors for the data detector 22. The first detector circuit 16 is used primarily to process segments of the read data signal that may include low frequency components. The output from the data detector 22 is coupled to a data processor 24 through a switch 26 during segments of the read data signal that include a detected transient.
The second detector circuit 18 preferably employs a Viterbi detector, however the scope of the invention includes using other detectors such as DFE and PRML detectors. As those skilled in the art know, a Viterbi detector is particularly suitable and achieves optimal error rates when the noise present in the data signal can be characterized as being a stationary, white Gaussian process. The second detector circuit 18 is primarily used to process segments of the read data signal that do not include low frequency components associated with a transient such as a TA event. In particular, the read data signal segments may be characterized as preferably containing substantially stationary white Gaussian noise. The output of the detector 18 is coupled through the switch 26 to the processor 24 during segments of the read data signal that do not include a detected transient. It is also within the scope of the invention to disable the detector 18 during a transient such as by decoupling the read data signal from the input.
A transient detector 28 monitors the read data signal for transients, and in response to detecting a transient generates a transient detect signal. Preferably the transient detector 28 monitors the read data signal at the input to the channel circuit 12. However, the scope of the invention includes monitoring the read data signal either at the output or within the channel circuit 12. The scope of the invention also includes monitoring the read data signal at multiple points within the data detection system 10. The transient detector 28 preferably generates the transient detect signal in response to detecting a transient having a low frequency component such as DC. Such a transient may have a fast rising leading edge such as that generated by a TA. The trailing edge of the transient detect signal is determined by one of several methods such as delaying for a predetermined time period following the detection of the leading edge of the transient, monitoring the level of the transient to determine whether the level is less than a threshold, using a combination of time and level monitoring, and monitoring the output of the second data detector 18. For example, a delay time may be selected as a function of the maximum amplitude of the transient, so that given a larger amplitude transient, the delay time defining the trailing edge is increased. The transient detect signal controls the operation of the switch 26 so that during a transient an output signal from the first detector 16 is coupled to the data processor 24.
Referring to
Referring to
Referring to
First and second detector circuits 70 and 72 are coupled to the output of the equalizer 62 for generating output data signals that are selectively routed through a switch 74 to a data processor 76. The output of the second detector circuit 72 is routed to the data processor 76 during normal operation. During time periods when a TA event is detected in the read data signal, the output of the first detector circuit 70 is routed to the data processor 76.
The first detector circuit 70 includes a series connected high-pass filter 78 and DFE detector 80. The first detector circuit 70 processes segments of the read data signal that may include low frequency components. The second detector circuit 72 is preferably a Viterbi detector.
A transient detector 82 monitors the read data signal at the output of the front-end 56 for transients. In response to detecting a transient, the transient detector 82 generates a transient detect signal that controls the switch 74. The transient detector 28 generates the transient detect signal in response to detecting a transient generated by a TA event. Such a transient typically has a fast rising leading edge combined with a slowly decaying low frequency component related to the thermal time constant of the TA event. The transient detect signal remains active until the level of the transient in the read data signal decays to less than a predetermined threshold.
Referring to
It is within the scope of the invention for the channel circuit 114 to use analog, digital, or mixed-signal techniques. For example, an analog version of the channel circuit 114 may include a series combination analog preamplifier, filter, and analog forward equalizer. A digital version of the channel circuit 114 may include a preamplifier with automatic gain control (AGC), a sampler, and a digital filter.
The data detection circuit 110 further includes a transient detector 116, a BL correction circuit 118, a non DC-free data detector 120, a DC-free data detector 122 and a switch 124. The non DC-free data detector 120 is sensitive to DC offset of the data signal and the DC-free data detector 122 is insensitive to DC offset of the data signal. The BL correction circuit 118 and non DC-free and DC-free detectors 120 and 122 are coupled to the output of the channel circuit 114.
The non-DC free and DC-free data detectors 120 and 122 generate output data signals or bit streams. As explained in further detail below, when a low frequency transient such as a TA event is detected, the output signal is taken from the output of the DC-free data detector 122. During normal operation of the data detection system, the output signal is taken from the output of the non DC-free data detector 120. The switch 124 selects the output signal, which is output to the data processor 112 and the BL correction circuit 118. As can be appreciated, switches may be integrated with one or more components and separate lines can be run from the detectors 120 and 122 to the components.
The transient detector 116 monitors the data signal for transients and generates a transient detect signal. Preferably the transient detector 116 monitors the data signal at the input to the channel circuit 114. However, it is anticipated that the data signal can be monitored at either the output of or within the channel circuit 114. Further, it is anticipated that the data signal can be monitored at multiple points within the data detection circuit 110.
The transient detector 116 generates the transient detect signal, which controls the position of the switch 124. A TA-induced transient typically has a fast rising leading edge combined with a slowly decaying low frequency component related to the thermal time constant of the TA event. The transient detect signal remains active until the level of the transient in the data signal decays to less than a predetermined threshold. The transient detect signal controls operation of the switch 124 so that, during a transient, an output signal from the DC-free data detector 122 is coupled to the data processor 112 and the BL correction circuit.
As discussed above, the switch 124 changes state after the transient subsides. However, the state of the switch 124 may be changed at other times. The state change can occur after a delay period. For example, the transient detector can actuate the switch 124 some time after the transient subsides. It is also anticipated that the DC-free output can be used until the data sector of the magnetic medium is complete. In other words, if a TA event occurs and subsides during reading of a data sector, the data detection circuit 110 does not switch back to the non DC-free data detector 120 until just before the next data sector.
Referring now to
The data detection circuit output signal is processed through the reconstruction filter 126 and is sent to a summer 127. The data signal is subtracted from the output signal to provide a difference signal. The difference signal is multiplied by a loop gain using a multiplier 129. An output of the multiplier 129 is input to a first input of a summer 133. A second input of the summer 131 receives an output of the summer delayed by delay element 131. The DC correction value is output to the non DC-free data detector 120 to minimize the DC offset.
Referring now to
The DC-free data detector 122 includes a finite impulse response (FIR) filter/equalizer 136 and a data detector 138. The FIR filter attenuates out-of-band noise components in the data signal and the equalizer controls or reduces inter-symbol interference from the filtered data signal to provide a DC-free target equalization. The filtered data signal contains substantially only the high frequency components. The low frequency portion that is filtered out contains some desired data. However, the effects of the transient is more damaging than the effects of filtering out some of the desired data by removing the transient. It is anticipated that other filters can be employed, such as band pass filters and active filters that attenuate low frequency components. Preferably, the filter is a digital implementation having a (1−D) filter characteristic such as (1−0.5D−0.5D2) and (1−0.25D−0.25D2−0.25D3−0.25D4) filters. However, the principles of the invention encompass analog filters as well as digital implementations.
The data detector 138 detects bits by matching the DC-free target. The data detector 138 can be one of various data detectors including a Viterbi detector. It is anticipated, however, that the data detector 138 can include other maximum likelihood (PRML) detectors, a decision feedback equalizer (DFE), a peak detector, a threshold detector, a maximum aposteriori probability (MAP) detector, list decoding detectors, sequential decoding detectors, or other suitable detectors.
The non DC-free data detector 120 includes an FIR filter/equalizer 140 and a data detector 142. The FIR filter/equalizer 140 functions as described above to provide a non DC-free target. The non DC-free target is summed with the BL correction value at a summer 144 and is output to the data detector 142. The data detector 142 can be a Viterbi detector, however, other suitable detectors include other maximum likelihood detectors, a decision feedback equalizer (DFE), a peak detector, a threshold detector, a maximum aposteriori probability (MAP) detector, a list decoding detector, a sequential decoding detector, or other suitable detectors.
The non DC-free data detector 120 is primarily used to process segments of the data signal that do not include low frequency components associated with a transient such as a TA event. The output of the non DC-free data detector 120 is selectively coupled through the switch 124 to the data processor 112 and the BL correction circuit 118.
Referring now to
The DC-free data detector 122 includes a filter 146 and the data detector 138. The filter 146 is a high pass filter with a (1−D) filter characteristic and the input is the filtered signal from the FIR/equalizer 140 of the non DC-free data detector 120. As discussed above, the data detector 138 is preferably a Viterbi detector, however, it is anticipated that other detectors such as other maximum likelihood detectors, a decision feedback equalizer (DFE), a peak detector, a threshold detector, a maximum aposteriori probability (MAP) detector, a list decoding detector, a sequential decoding detector, or other suitable detectors.
Referring now to
Upon the occurrence of a TA event, the transient detector 116 switches the switch 124 to operate the data detection circuit 110′ using the DC-free path. In such a case, the filtered signal from the FIR/equalizer 148 is output to a filter 152. The filter 152 is a high pass filter and the output signal is sent to the data detector 150.
As can be appreciated, the switches 124 that are used in any of the embodiments may be integrated with one or more components. For example, in
As can be appreciated, while some of the embodiments were described with preferred types of detectors, skilled artisans will appreciate that Viterbi detectors, other maximum likelihood sequence detectors, decision feedback equalizers (DFE), peak detectors, threshold detectors, maximum aposteriori probability (MAP) detectors, list decoding detectors, sequential decoding detectors, and the like may be used.
Those skilled in the art can now appreciate from the foregoing description that the broad teachings of the present invention can be implemented in a variety of forms. Therefore, while this invention has been described in connection with particular examples thereof, the true scope of the invention should not be so limited since other modifications will become apparent to the skilled practitioner upon a study of the drawings, the specification and the following claims.
Sutardja, Pantas, He, Runsheng, Oberg, Mats
Patent | Priority | Assignee | Title |
10388314, | Apr 12 2018 | Seagate Technology LLC | Adaptive configuration of thermal asperity guard bands |
7489750, | Jan 15 2004 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | DC-control for post processor |
7679853, | Dec 28 2005 | BROADCOM INTERNATIONAL PTE LTD | Detection of signal disturbance in a partial response channel |
7974037, | Feb 21 2008 | Western Digital Technologies, INC | Techniques for providing DC-free detection of DC equalization target |
8218258, | Jan 15 2004 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | DC-control for post processor |
8804268, | Jan 15 2004 | Marvell International Ltd. | DC-control for post processor |
Patent | Priority | Assignee | Title |
4739514, | Dec 22 1986 | Bose Corporation | Automatic dynamic equalizing |
4963963, | Feb 26 1985 | The United States of America as represented by the Secretary of the Air | Infrared scanner using dynamic range conserving video processing |
5233482, | Jul 31 1991 | HITACHI GLOBAL STORAGE TECHNOLOGIES NETHERLANDS B V ; MARIANA HDD B V | Thermal asperity compensation for PRML data detection |
5745585, | Nov 12 1991 | S L X S.A.R.L. | Dynamic equalization method and device |
5745978, | Dec 30 1992 | International Business Machines Corporation | Method of making magnetoresistive sensor with improved microtrack profile for improved servo-positioning precision |
5831456, | Apr 28 1997 | CAVIUM INTERNATIONAL; MARVELL ASIA PTE, LTD | Apparatus and method for transient suppression in synchronous data detection systems |
5920449, | Feb 24 1997 | Fujitsu Limited | Recording head for single layer magnetic film perpendicular magnetization medium |
5933299, | Dec 12 1990 | Kabushiki Kaisha Toshiba | Magnetic recording system providing a magnetic head having opposite sides for applying different magnetic field strengths to a magnetic recording medium |
5995313, | Jan 21 1997 | Seagate Technology LLC | Thermal asperity suppression using high speed shorting and baseline compensation |
5999510, | Aug 25 1997 | NEC Corporation | Apparatus and method for recording/reproducing information |
6005726, | Sep 20 1996 | Kabushiki Kaisha Toshiba | Apparatus for compensating thermal asperity and DC undershoot in the data channel of a disk storage system |
6040953, | Mar 25 1997 | International Business Machines Corporation | Adaptive data recovery method and means tuned to thermal asperities in a cyclic, multitracked magnetic storage subsystem |
6101054, | Sep 20 1996 | Kabushiki Kaisha Toshia | Apparatus for compensating thermal asperity in the data channel of a disk storage system |
6104557, | May 31 1996 | Fujitsu Limited | Magnetic disk reproduction with offset compensation for thermal asperity |
6119261, | Mar 17 1998 | Maxtor Corporation | Method for recovering data from disk with a dynamic erasure offset ECC data recovery protocol |
6130791, | Jun 09 1997 | Toshiba Storage Device Corporation | Magnetic disk drive having read channel in which low-frequency cutoff is set relatively high to cope with thermal asperity |
6130793, | Sep 30 1996 | Toshiba Storage Device Corporation | Thermal asperity detection method, thermal asperity compensation method, magnetic disk unit and retry method therefor |
6137643, | Oct 06 1998 | Western Digital Technologies, INC | Thermal asperity detection with long magnet rejection for direct access storage device (DASD) |
6147827, | Dec 08 1997 | Maxtor Corporation | Method of correcting read errors in a data storage system using targeted ECC |
6212047, | Nov 27 1989 | Seagate Technology LLC | Hard disk drive with magnetoresistive head and perpendicular media |
6414806, | Oct 02 2000 | Western Digital Technologies, INC | Method for thermal asperity detection and compensation in disk drive channels |
6446236, | Oct 13 1999 | Maxtor Corporation | Reading encoded information subject to random and transient errors |
6501610, | Feb 06 1995 | Toshiba Storage Device Corporation | Detecting circuit for read signal from magnetic recording system using partial response |
6665336, | Mar 08 1999 | International Business Machines Corporation | MODEMS, METHODS, AND COMPUTER PROGRAM PRODUCTS FOR SELECTING AN OPTIMUM DATA RATE USING ERROR SIGNALS REPRESENTING THE DIFFERENCE BETWEEN THE OUTPUT OF AN EQUALIZER AND THE OUTPUT OF A SLICER OR DETECTOR |
6674707, | Jan 17 2000 | Matsushita Electric Industrial Co., Ltd. | Digital recorded data reproducing device |
6678230, | Oct 31 2000 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | Waveform equalizer for a reproduction signal obtained by reproducing marks and non-marks recorded on a recording medium |
6724555, | Mar 10 2000 | MATSUSHITA ELECTRIC INDUSTRIAL CO , LTD | Data detecting apparatus and method thereof |
6765741, | Nov 25 2002 | International Business Machines Corporation | Adjusting a read detection equalizer filter of a magnetic tape drive employing a recording format required control pattern |
6934233, | Oct 31 2000 | Matsushita Electric Industrial Co., Ltd. | Waveform equalizer for a reproduction signal obtained by reproducing marks and non-marks recorded on a recording medium |
6937551, | Oct 31 2000 | Matsushita Electric Industrial Co., Ltd. | PRML detector having a viterbi decoder outputting temporary judgement results |
7184476, | Dec 11 2001 | Samsung Electronics Co., Ltd. | Adaptive equalizer for controlling operation thereof by using sign and absolute value of output signal thereof |
20020060869, | |||
20020060871, | |||
20030043623, | |||
20030108097, | |||
20030169665, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 08 2004 | HE, RUNSHENG | MARVELL SEMICONDUCTOR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014883 | /0176 | |
Jan 08 2004 | OBERG, MATS | MARVELL SEMICONDUCTOR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014883 | /0176 | |
Jan 09 2004 | Marvell International Ltd. | (assignment on the face of the patent) | / | |||
Jan 09 2004 | MARVELL SEMICONDUCTOR, INC | MARVELL INTENATIONAL LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014883 | /0178 | |
Jan 12 2006 | SUTARDJA, PANTAS | MARVELL SEMICONDUCTOR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017550 | /0819 | |
Jan 12 2006 | HE, RUNSHENG | MARVELL SEMICONDUCTOR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017550 | /0819 | |
Jan 16 2006 | MARVELL SEMICONDUCTOR, INC | MARVELL INTERNATIONAL LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017529 | /0518 | |
Jan 16 2006 | OBERG, MATS | MARVELL SEMICONDUCTOR, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017550 | /0819 | |
Dec 31 2019 | CAVIUM INTERNATIONAL | MARVELL ASIA PTE, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 053475 | /0001 | |
Dec 31 2019 | MARVELL INTERNATIONAL LTD | CAVIUM INTERNATIONAL | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 052918 | /0001 |
Date | Maintenance Fee Events |
Apr 25 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 23 2015 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Apr 17 2019 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 23 2010 | 4 years fee payment window open |
Apr 23 2011 | 6 months grace period start (w surcharge) |
Oct 23 2011 | patent expiry (for year 4) |
Oct 23 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 23 2014 | 8 years fee payment window open |
Apr 23 2015 | 6 months grace period start (w surcharge) |
Oct 23 2015 | patent expiry (for year 8) |
Oct 23 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 23 2018 | 12 years fee payment window open |
Apr 23 2019 | 6 months grace period start (w surcharge) |
Oct 23 2019 | patent expiry (for year 12) |
Oct 23 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |