A stacked alignment mark. The stacked alignment mark comprises a first alignment mark and a second alignment mark. The first alignment mark is located in a first film layer, wherein the first alignment mark is composed of a plurality of conductive wires. The second alignment mark is located in a second film layer under the first film layer. The first alignment mark is located in a first region corresponding to a second region in which the second alignment mark is located. Moreover, the second alignment mark at least contains a third region directly under a space between each two adjacent first conductive wires.
|
1. A stacked alignment mark, comprising:
a first alignment mark located in a first film layer, wherein the first alignment mark is composed of a plurality of conductive wires; and
a second alignment mark located in a second film layer under the first film layer, wherein the first alignment mark is located in a first region corresponding to a second region in which the second alignment mark is located and the second alignment mark at least contains a third region directly under a space between each two adjacent first conductive wires.
2. The stacked alignment mark of
3. The stacked alignment mark of
4. The stacked alignment mark of
5. The stacked alignment mark of
6. The stacked alignment mark of
7. The stacked alignment mark of
8. The stacked alignment mark of
|
1. Field of Invention
The present invention relates to a semiconductor device and a method for manufacturing thereof. More particularly, the present invention relates to a stacked alignment mark and the method for forming thereof.
2. Description of Related Art
Photolithography is a crucial process for the process for manufacturing the semiconductor device. In the conventional process for manufacturing a device, depending on the manufacturing complexity of a device, it is necessary to perform the photolithography for about 10 to 18 times. In order to correctly transfer the patterns on the photo mask onto the wafer, before the exposure process of each photolithography process is performed, it is necessary to perform an alignment process for aligning the film layer to each other so that the improper pattern transfer will not happen.
Typically, the alignment mark is formed on the wafer for forming scattering site or diffraction edge during the alignment process. Hence, while a light source is provided to illuminate the wafer, the diffraction patterns caused by the light beam passing by the alignment mark are reflectively projected onto the alignment sensor or onto the first-order diffraction interferometer alignment system.
However, in the semiconductor process, there exist some problems in aligning the film layers to each other. For example, while aligning an alignment mark of a dielectric film layer over a substrate, since there is another dielectric film layer located under the alignment mark, a portion of the light passing through the alignment mark also pass through the lower dielectric film layer. Therefore, the reflect beam doest not reflect to the alignment sensor. Hence, the alignment result is poor. That is, the misalignment happens so that the alignment accuracy between the film layers is affected.
Accordingly, at least one objective of the present invention is to provide a stacked alignment mark capable of increasing the constructive interference for providing an intensive light signal. Hence, the alignment accuracy is increased.
At least another objective of the present invention is to provide a alignment method capable of providing an intensive light signal to increase the alignment accuracy.
To achieve these and other advantages and in accordance with the purpose of the invention, as embodied and broadly described herein, the invention provides a stacked alignment mark. The stacked alignment mark comprises a first alignment mark and a second alignment mark. The first alignment mark is located in a first film layer, wherein the first alignment mark is composed of a plurality of conductive wires. The second alignment mark is located in a second film layer under the first film layer. The first alignment mark is located in a first region corresponding to a second region in which the second alignment mark is located. Moreover, the second alignment mark at least contains a third region directly under a space between each two adjacent first conductive wires.
In the present invention, the second alignment mark can be composed of a plurality of second conductive wires. Moreover, the second alignment mark can be in a form of window lattice structure or rectangle structure. In addition, the first alignment mark can be formed of aluminum, tungsten, copper or alloy thereof and the second alignment mark can be formed of aluminum, tungsten, copper or alloy thereof. Furthermore, the first film layer can be formed of silicon oxide, silicon nitride, silicon oxy-nitride or other dielectric material and the second film layer can be formed of silicon oxide, silicon nitride, silicon oxy-nitride or other dielectric material.
The present invention also provides a method for forming an interconnect. The method comprises steps of providing a substrate having a device region and an alignment region and then forming a first film layer over the substrate. Thereafter, a portion of the first film layer is removed to form a first alignment mark pattern in the alignment region and a first conductive layer is formed to fill the first alignment mark pattern to form a first alignment mark. Further, a second film layer is formed over the first film layer and then a portion of the second film layer is removed to form a plurality of openings in the device region and to form a second alignment mark pattern in the alignment region. Further, a second conductive layer is formed to fill the openings to form a plurality of first conductive wires and to fill the second alignment mark pattern to form a second alignment mark. The second alignment mark is composed of a plurality of second conductive wires and the first alignment mark is located in a first region corresponding to a second region in which the second alignment mark is located. Also, the first alignment mark at least contain a third region directly under a space between each two adjacent second conductive wires. Thereafter, a third film layer and a hard mask layer are formed over the second film layer sequentially and then a portion of the hard mask layer and the third film layer is removed to form a plurality of via openings in the hard mask layer and the third film layer in the device region. Further, a third conductive layer is formed in the via openings.
In the present invention, the first alignment mark can be composed of a plurality of second conductive wires. Furthermore, the first alignment mark can be in a form of window lattice structure or rectangle structure. Moreover, the hard mask layer can be formed of a refractory metal nitride such as titanium nitride, tantalum nitride or tungsten nitride. In addition, the first alignment mark can be formed of aluminum, tungsten, copper or alloy thereof and the second alignment mark can be formed of aluminum, tungsten, copper or alloy thereof. Furthermore, the first film layer can be formed of silicon oxide, silicon nitride, silicon oxy-nitride or other dielectric material and the second film layer can be formed of silicon oxide, silicon nitride, silicon oxy-nitride or other dielectric material.
It is to be understood that both the foregoing general description and the following detailed description are exemplary, and are intended to provide further explanation of the invention as claimed.
The accompanying drawings are included to provide a further understanding of the invention, and are incorporated in and constitute a part of this specification. The drawings illustrate embodiments of the invention and, together with the description, serve to explain the principles of the invention.
The stacked alignment mark of the present invention is formed in two consecutive film layers formed over the substrate. The alignment mark patterns are formed in the alignment regions in the consecutive film layers respectively and the alignment region in the consecutive film layers are corresponding with each other. Then, a conductive material is filled into the alignment mark patterns to form the alignment marks. The alignment mark located in the upper film layer is composed of several conductive wires and the alignment mark located in the lower film layer comprises at least one conductive wire positioned in the lower film layer corresponding to a space between adjacent conductive wires.
As shown in
In the embodiment, the size of each conductive wire 116 is as same as the size of the conductive wire 106. The width 112 of each conductive wire 116 is equal to the space 124 between each two adjacent conductive wires 106. Although the size relationship and the width relationship between the conductive wires 106 and the conductive wires 116 are recited above, the size relationship and the width relationship between the conductive wires 106 and the conductive wires 116 are not limited to. If the size of each conductive wire 116 is equal to the size of each conductive wire 106, the width 122 of each conductive wire 116 can larger than the space 124 between each two adjacent conductive wires 106. Furthermore, the size of each conductive wire 106 can be different from the size of each conductive wire 116 as long as each conductive wire 116 at least contains the region directly under the space between each two adjacent conductive wires 106.
As shown in
As shown in
Since the stacked alignment mark can block the incident light during beam the alignment process is performed, the light signal is enhanced and the alignment accuracy is increased. That is, while the alignment process is performed, the incident light beam passing through the alignment mark 104 in upper film layer is blocked by the alignment mark 114 in the lower film layer and reflected from the alignment 114. Therefore, the constructive interference is enhanced so as to provide more intensive light signal. Hence, the alignment accuracy is increased.
In addition, since the alignment marks 104 and 114 are located in the corresponding regions 102 and 112 in the film layers 100 and 110 respectively, the area occupied by the stacked alignment mark is relatively small.
As shown in
As shown in
The alignment mark 208 can be, for example, composed of several conductive wires 116 (as shown in
As shown in
Notably, the alignment mark 208 is formed in the region corresponding to the region where the alignment mark 220 is formed so that the alignment mark 208 and the alignment mark 220 together form a stacked alignment mark. Hence, the area occupied by the stacked alignment mark is reduced. Furthermore, since the light beam can be blocked by the stacked alignment mark, the light signal is enhanced during the alignment process is performed. Therefore, the alignment accuracy is increased.
As shown in
As shown in
Notably, since the hard mask layer 224 can absorb and block light beam, the light signal is reflected by the hard mask layer 224 during the alignment process is performed. Therefore, the alignment accuracy. However, because the stacked alignment mark composed of the alignment marks 208 and 220 is located in the lower film layers, the incident light beam can be blocked by the stacked alignment mark. Therefore, the light signal is enhanced and the alignment accuracy is increased.
In the present invention, the area occupied by the stacked alignment mark is relatively small. Further, the incident light beam is blocked by the stacked alignment mark so that the light signal is enhanced and the alignment accuracy is increased. Also, the problem due to hard mask layer absorbing and blocking light beam can be solved since the stacked alignment mark can efficiently enhance the light signal.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or spirit of the invention. In view of the foregoing descriptions, it is intended that the present invention covers modifications and variations of this invention if they fall within the scope of the following claims and their equivalents.
Chen, Chih-Jung, Chia, Wei-Sheng, Chen, Chung-An, Huang, Chih-Chung
Patent | Priority | Assignee | Title |
11656391, | Jun 29 2017 | Taiwan Semiconductor Manufacturing Co., Ltd. | Aperture design and methods thereof |
8164753, | Jun 05 2009 | Nanya Technology Corp. | Alignment mark arrangement and alignment mark structure |
8593000, | Dec 25 2009 | Fujitsu Semiconductor Limited | Semiconductor device and manufacturing method thereof |
Patent | Priority | Assignee | Title |
6420791, | Nov 23 1999 | United Microelectronics Corp | Alignment mark design |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 25 2005 | CHIA, WEI-SHENG | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016468 | /0004 | |
Aug 25 2005 | CHEN, CHIH-JUNG | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016468 | /0004 | |
Aug 25 2005 | CHEN, CHUNG-AN | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016468 | /0004 | |
Aug 25 2005 | HUANG, CHIH-CHUNG | United Microelectronics Corp | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016468 | /0004 | |
Aug 29 2005 | United Microelectronics Corp. | (assignment on the face of the patent) | / | |||
Jun 18 2021 | United Microelectronics Corporation | Marlin Semiconductor Limited | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 056991 | /0292 |
Date | Maintenance Fee Events |
Mar 20 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 25 2015 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 13 2019 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Oct 30 2010 | 4 years fee payment window open |
Apr 30 2011 | 6 months grace period start (w surcharge) |
Oct 30 2011 | patent expiry (for year 4) |
Oct 30 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Oct 30 2014 | 8 years fee payment window open |
Apr 30 2015 | 6 months grace period start (w surcharge) |
Oct 30 2015 | patent expiry (for year 8) |
Oct 30 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Oct 30 2018 | 12 years fee payment window open |
Apr 30 2019 | 6 months grace period start (w surcharge) |
Oct 30 2019 | patent expiry (for year 12) |
Oct 30 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |