A method of packaging a die includes reflowing the solder to electrically connect the die to a substrate at a first temperature, cooling the die and substrate to a second temperature, and placing a heated epoxy in contact with the die and the substrate. The method also includes holding the die and substrate at the second temperature for a time sufficient to allow the epoxy to cure, and cooling the die, substrate and epoxy. The second temperature is less than the first temperature. In addition, the die and substrate are not cooled to a temperature significantly below the second temperature until after the heated epoxy is placed in contact with the die and substrate.
|
11. A system for packaging a semiconductor device comprising:
a first heater for heating a die and a substrate to a solder reflow temperature to reflow a solder, and maintaining the die and the substrate at the solder reflow temperature;
a second heater for liquefying an epoxy; and
a device for moving the liquefied epoxy into contact with a portion of the die and the substrate,
the first heater maintaining the die and substrate at an epoxy cure temperature for a selected amount of time.
1. A system for forming a semiconductor package comprising:
a solder reflow station that heats a die and a substrate to reflow solder so that the die is electrically connected to the substrate, the solder reflow station operating at least at a first temperature that allows solder to reflow; and
a station for placing material in contact with at least a portion of the die at a second temperature, the second temperature less than the first temperature wherein the die and the substrate are heated to the first temperature and cooled to the second temperature without cooling the die and substrate to a temperature significantly below the second temperature between the solder reflow station and the station for placing material in contact with at least a portion of the die.
2. The system of
3. The system of
4. The system of
5. The system of
6. The system of
7. The system of
8. The system of
9. The system of
10. The system of
12. The system of
13. The system of
14. The system of
15. The system of
16. The system of
17. The system of
18. The system of
19. The system of
|
This application is a Divisional of U.S. application Ser. No. 10/675,880 filed on Sep. 30, 2003 now U.S. Pat. No. 6,919,224 which is incorporated herein by reference.
The present invention relates generally to apparatus and methods for packaging a device. More particularly, it relates to modified chip attach process and apparatus used for packaging a device.
Typically a large number of semiconductor devices are formed on wafers. The semiconductor devices are formed by repeating a number of basic operations on a wafer. The basic operations include layering, patterning, doping, and heat processing. The final semiconductor formed has many layers of material and includes as many as 10,000 or more individual transistors. Rather than make each semiconductor device individually, a number of devices are formed on a single wafer. The entire wafer is subjected to the basic operations discussed above in order to form hundreds of semiconductor chips or devices. Typically, after the semiconductor devices are formed, the semiconductor devices are tested and sorted. Next, the wafer is sliced and diced so that each individual semiconductor device is separated from the others formed on the wafer.
The individual semiconductor devices are formed on fragile material. As a result, the individual semiconductor devices are packaged, in part for physical protection. Packaging also dissipates the heat from the semiconductor and provides connections or leads between the individual chip or die and an exterior portion of the package. The leads allow for electrical connection between the chip or die and a printed circuit board or other device.
There are many different types of packages. One common package is a flip chip package which has a series of bumps or balls or leads formed in an array on a surface of a substrate. The substrate includes a number of pads, typically laid out in an array. Solder individually, or mixed with flux is deposited onto the pads and then the substrate is heated. The heat applied is sufficient to reflow the solder and melt the solder to a liquid state. The flux material is used to clean the metal pads on the die and the substrate, and the solder of any oxides that may have been formed on it. Removal of the oxides allows for good solder wetting and good joint formation. The material surrounding the solder pad typically repels or resists the liquid solder. The liquid solder, therefore, wets to the surface of the pad and the surface tension of the liquid solder causes the solder to form a ball or bump. The ball or bump shape is maintained while the solder cools. The silicon die along with the substrate and the interconnections between them is referred to as an electronic package or simply the “package”. Typically, the entire package is heated and cooled to attach the die to the substrate. In most manufacturing processes, the package is reheated and cooled a number of additional times as the part of the manufacturing process. The die or chip within the package is also reheated and cooled an additional number of times. In some packaging operations, the package is reheated to clean the package of residual flux that may be burnt and charred during the die to substrate assembly process. A liquid is typically used to clean the package of excess solder, and the package is cooled. The next step is to reheat the package again to drive off any remaining liquid that may have been absorbed by the packaging materials during the residual flux cleaning operation. The substrate is then cooled. Finally, an epoxy is used to encapsulate the solder balls between the die and the substrate. Part of the encapsulation includes placing epoxy between the die and the package. This is referred to as underfilling the package. The epoxy can be pressurized during underfill or the epoxy can be heated and capillary action used to underfill the package. The epoxy adhesive is heated so that the epoxy flows into the spaces between the die and the substrate. The substrate and die or chip are then cooled again. A lid can then be placed on the package. After the packaging process is complete, heat is then managed using heat sinks or the like with the package as it operates.
Partial encapsulation is discussed above. Another common package used for flip chips is a molded epoxy enclosure. In this type of package, the die is attached to a lead frame. Then the entire die and lead frame is placed in a mold. The lead frame and the package is then surrounded with epoxy material that has been softened and heated previously. Although the process is somewhat different, it should be noted that the die or chip is subjected to repeated heating and cooling.
When the layers in a die or chip are subjected to thermal cycling of the magnitude as from reflowing the solder, washing away excess flux, driving off liquid from the washing operation and from either underfilling the space between the chip and the substrate or molding the package around the chip or die, delamination may occur between the layers in the die or chip. The repeated thermal cycles during the chip or die attach process cause delamination of the inner layer dielectrics (ILD) on the die. The ILD is a fragile, thin film layer. When delamination occurs, the chip or die fails. The delamination may result in significant yield losses. The delamination of the ILD may not only cause current failures, but can also cause latent failures that occur after the chip has left the manufacturing site. Failure of components is never desirable and generally requires more effort when the chip is in the field and must be replaced.
The invention is pointed out with particularity in the appended claims. However, a more complete understanding of the present invention may be derived by referring to the detailed description when considered in connection with the figures, wherein like reference numbers refer to similar items throughout the figures and:
The description set out herein illustrates the various embodiments of the invention and such description is not intended to be construed as limiting in any manner.
In the following detailed description, reference is made to the accompanying drawings, which are not necessarily to scale, which form a part hereof, and in which is shown, by way of illustration, specific embodiments in which the apparatus and methods can be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice them, and it is to be understood that the embodiments can be combined, or that other embodiments can be utilized and that procedural changes can be made without departing from the spirit and scope of the present invention. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope is defined by the appended claims and their equivalents. In the drawings, like numerals describe substantially similar components throughout the several views.
In some embodiments, placing heated epoxy in contact with the die and the substrate 214 includes underfilling the space between the die and the substrate. In other embodiments of the invention, the die and substrate are overmolded with epoxy or some other curable material to form the package. The method further includes placing a lid over the die and the substrate. Placing the heated epoxy in contact with the die and the substrate includes overmolding the die, according to one embodiment of the invention. According to an embodiment of the invention, after solder reflow, the die and substrate remain above or at the second temperature until the epoxy cures. The second temperature is sufficiently lower than the first temperature to allow the reflowed solder to solidify. The method also includes selecting an epoxy that cures at a temperature near the temperature associated with reflow of the solder. The method further includes selecting a flux that does not leave a residue as a result of reflow.
As a result, at least one thermal cycle of the die and substrate is eliminated. More than likely several additional thermal cycles are also eliminated. Selecting a solder that does not leave a residue as a result of reflow 310 eliminates thermal cycling due to washing solder residue and heating the package to drive off any liquid that remains from washing the die and substrate of any solder residue. Again, this reduces the amount of stress placed on the die and substrate and also reduces the amount of stress on the inner layer dielectrics (ILD) of the die. The ILD is a fragile, thin film layer. Reduction of the stress at the ILD also reduces the chance for delamination at the ILD. Elimination of any washing step and subsequent step to drive off liquids that remain from washing also reduces the time needed to attach a die to a substrate and form a semiconductor package. The reduced amount of time for assembly translates into a reduced cost for packaging the semiconductor.
The die 110 and substrate 120 may be conveyed through the oven 710 or there may be a robotic picking mechanism for picking and placing the die 110 and substrate 120 during the chip attack and package competition portion of manufacturing.
Each of the systems 600, 700 for attaching the semiconductor package and placing a curable material in contact with the package can be operated under the control of a computer.
A computer program product for use with a computer system associated with a device such as a set of stations in a semiconductor packaging operation, the computer program product includes a computer usable medium that causes a computer to execute the methods and processes set forth in
It is to be understood that the above description is intended to be illustrative and not restrictive. Many other embodiments will be apparent to those of skill in the art upon reviewing the above description. The scope of the invention should, therefore, be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
Chandran, Biju, Sane, Sandeep B
Patent | Priority | Assignee | Title |
7579213, | Sep 30 2003 | Intel Corporation | Modified chip attach process |
7901982, | Sep 30 2003 | Intel Corporation | Modified chip attach process |
8324737, | Sep 30 2003 | Intel Corporation | Modified chip attach process |
Patent | Priority | Assignee | Title |
4771929, | Feb 20 1987 | KPS SPECIAL SITUATIONS FUND II L P | Focused convection reflow soldering method and apparatus |
6228678, | Apr 27 1998 | CITIBANK, N A | Flip chip with integrated mask and underfill |
6228681, | Mar 10 1999 | CITIBANK, N A | Flip chip having integral mask and underfill providing two-stage bump formation |
6258627, | Jan 19 1999 | International Business Machines Corporation | Underfill preform interposer for joining chip to substrate |
6333209, | Apr 29 1999 | International Business Machines Corporation | One step method for curing and joining BGA solder balls |
6919224, | Sep 30 2003 | Intel Corporation | Modified chip attach process and apparatus |
20050070044, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 27 2005 | Intel Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Jun 01 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
May 20 2015 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
May 23 2019 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Dec 04 2010 | 4 years fee payment window open |
Jun 04 2011 | 6 months grace period start (w surcharge) |
Dec 04 2011 | patent expiry (for year 4) |
Dec 04 2013 | 2 years to revive unintentionally abandoned end. (for year 4) |
Dec 04 2014 | 8 years fee payment window open |
Jun 04 2015 | 6 months grace period start (w surcharge) |
Dec 04 2015 | patent expiry (for year 8) |
Dec 04 2017 | 2 years to revive unintentionally abandoned end. (for year 8) |
Dec 04 2018 | 12 years fee payment window open |
Jun 04 2019 | 6 months grace period start (w surcharge) |
Dec 04 2019 | patent expiry (for year 12) |
Dec 04 2021 | 2 years to revive unintentionally abandoned end. (for year 12) |