A low-power multi-level pulse amplitude modulation (PAM) driver, and a semiconductor device having the same, in which the multi (M)-level PAM driver includes a load unit, first and second current sources, a pair of first input transistors, a pair of second input transistors, and a current source controller, where M is an integer greater than 3. The load unit is electrically connected to an output terminal, and the first and second current sources respectively supply a first amount of current and a second amount of current to the load unit. The pair of first input transistors electrically connects the first current source and the load unit in response to a first bit signal, and the pair of the second input transistors electrically connects the second current source and the load unit in response to a second bit signal. The current source controller activates or deactivates one of the first and second current sources in response to the first and second bit signals. Accordingly, current sources for a multi-level PAM driver are selectively activated or deactivated, thereby minimizing power consumption in the multi-level PAM driver.
|
6. An M-level pulse amplitude modulation (PAM) driver comprising:
a load unit;
a differential output terminal outputting a differential output voltage signal based on an amount of current flowing through the load unit;
an input unit receiving a plurality of bit signals;
a plurality of current sources respectively supplying different amounts of current to the load unit;
a current source controller activating or deactivating selected ones of the plurality of current sources in response to the plurality of bit signals,
wherein M is an integer greater than 3.
1. An M-level pulse amplitude modulation (PAM) driver comprising:
a load unit electrically connected to an output terminal;
a first current source supplying a first amount of current to the load unit;
a second current source supplying a second amount of current to the load unit;
a pair of first input transistors electrically connecting the first current source and the load unit in response to a first bit signal;
a pair of second input transistors electrically connecting the second current source and the load unit in response to a second bit signal; and
a current source controller that activates or deactivates one of the first and second current sources in response to the first and second bit signals,
wherein M is an integer greater than 3.
11. A semiconductor device comprising:
a storage unit to store a first bit signal and a second bit signal; and
an M-level pulse amplitude modulation (PAM) driver transforming the first bit signal and the second bit signal into an M-level PAM signal and outputting the M-level PAM signal, where M is an integer greater than 3,
wherein the M-level PAM driver comprises:
a load unit electrically connected to an output terminal;
a first current source supplying a first amount of current to the load unit;
a second current source supplying a second amount of current to the load unit;
a pair of first input transistors electrically connecting the first current source and the load unit in response to the first bit signal;
a pair of second input transistors electrically connecting the first current source and the load unit in response to the second bit signal; and
a current source controller activating or deactivating the first and second current sources in response to the first and second bit signals.
2. The M-level PAM driver of
3. The M-level PAM driver of
a first resistor electrically connected to a positive output terminal; and
a second resistor electrically connected to a negative output terminal;
wherein the pair of first input transistors comprise a first input transistor and a second input transistor, wherein a first terminal of the first input transistor is connected to a first terminal of the second input transistor, wherein a second terminal of the first input transistor is connected to the negative output terminal, wherein a second terminal of the second input transistor is connected to the positive output terminal, wherein a third terminal of the first input transistor and a third terminal of the second input transistor receive a signal based on the first bit signal;
wherein the pair of second input transistors comprise a third input transistor and a fourth input transistor, wherein a first terminal of the third input transistor is connected to a first terminal of the fourth input transistor; wherein a second terminal of the third input transistor is connected to the negative output terminal; wherein a second terminal of the fourth transistor is connected to the positive output terminal; and wherein a third terminal of the third input transistor and a third terminal of the fourth input transistor receive a signal based on the second bit signal.
4. The M-level PAM driver of
5. The M-level PAM driver of
wherein the differential output voltage signal is a voltage signal difference between the positive output terminal and the negative output terminal.
7. The M-level PAM driver of
a first current source supplying a first amount of current to the load unit; and
a second current source supplying a second amount of current to the load unit;
wherein the input unit comprises:
a pair of first input transistors receiving a first bit signal; and
a pair of second input transistors receiving a second bit signal; and
wherein M is 4.
8. The M-level PAM driver of
9. The M-level PAM driver of
wherein the second current source comprises a second transistor; and wherein a ratio of a width and length of the second transistor is a predetermined multiple of the predetermined ratio.
10. The M-level PAM driver of
12. The semiconductor device of
13. The semiconductor device of
a first resistor electrically connected to a positive output terminal; and
a second resistor electrically connected to a negative output terminal;
wherein the pair of first input transistors comprise a first input transistor and a second input transistor, wherein a first terminal of the first input transistor is connected to a first terminal of the second input transistor; wherein a second terminal of the first input transistor is connected to the negative output terminal; wherein a second terminal of the second input transistor is connected to a positive output terminal; wherein a third terminal of the first input transistor and a third terminal of the second input transistor receive a signal based on the first bit signal;
wherein the pair of second input transistors comprise a third input transistor and a fourth input transistor, wherein a first terminal of the third input transistor is connected to a first terminal of the fourth input transistor; wherein a second terminal of the third input transistor is connected to the negative output terminal; wherein a second terminal of the fourth input transistor is connected to the positive output terminal; and wherein a third terminal of the third input transistor and a third terminal of the fourth input transistor receive a signal based on the second bit signal.
|
This application claims priority to Korean Patent Application No. 2005-82495, filed on Sep. 6, 2005, in the Korean Intellectual Property Office, the disclosure of which is incorporated by reference herein.
1. Technical Field
The present invention relates to data transmission, and more particularly, to a multi-level pulse amplitude modulation (PAM) signal driver.
2. Discussion of the Related Art
Multi-level signaling has been introduced to increase the amount of information exchanged, without increasing the speed of data transmission. A 4-PAM (Pulse Amplitude Modulation) driver transmits twice as much information as a 2-PAM driver operating at the same speed. However, in order to satisfy bit error rate requirements, the 4-PAM driver requires more power than the 2-PAM driver.
When the bit signal B1 is high, a differential output voltage Out+−Out− is R1, and when the bit signal B1 is low, the differential output voltage Out+−Out− is −RI. The differential output voltage Out+−Out− is the difference between a positive output voltage Out+ and a negative output voltage Out−. Since current I always flows through the conventional 2-PAM driver of
A first bit signal B1 and an inversion signal /B1 of the bit signal B1 are applied to gates of the first and second input transistors NT1 and NT2, respectively. A second bit signal B2 and an inversion signal /B2 of the bit signal B2 are applied to gates of the third and fourth input transistors NT3 and NT4, respectively. A differential output voltage Out+−Out− between the first and second bit signals B1 and B2 is illustrated in
Referring to
The conventional 4-PAM driver transmits the differential output voltages RI, −RI, 3RI, or −3RI corresponding to the states of the first and second bit signals B1 and B2, thereby transmitting information contained in the first and second bit signals B1 and B2. However, as illustrated in
Since a 4-PAM driver requires more power than a 2-PAM driver, much research has been conducted to develop a 4-PAM driver that requires less power to transmit information.
According to an exemplary embodiment of the present invention, there is provided an M-level pulse amplitude modulation (PAM) driver comprising a load unit, first and second current sources, a pair of first input transistors, a pair of second input transistors, and a current source controller, where M is an integer greater than 3. The load unit is electrically connected to an output terminal. The first current source supplies a first amount of current to the load unit, and the second current source supplies a second amount of current to the load unit. The pair of first input transistors electrically connects the first current source and the load unit in response to a first bit signal, and the pair of second input transistors electrically connects the second current source and the load unit in response to a second bit signal. The current source controller activates or deactivates one of the first and second current sources in response to the first and second bit signals.
According to an exemplary embodiment of the present invention, there is provided an M-level PAM driver comprising a load unit, a differential output terminal, an input unit, at least two current sources, and a current source controller, where M is an integer greater than 3. The differential output terminal outputs a differential output voltage signal based on the amount of current flowing through the load unit. The input unit receives at least two bit signals. The current sources respectively supply different amounts of current to the load unit. The current source controller activates or deactivates one of the current sources in response to the bit signals.
According to an exemplary embodiment of the present invention, there is provided a semiconductor device comprising a storage unit, and an M-level PAM driver, where M is an integer greater than 3. The M-level PAM driver comprises a load unit, first and second current sources, a pair of first input transistors, a pair of second input transistors, and a current source controller. The load unit electrically connects to an output terminal. The first current source supplies a first amount of current to the load unit, and the second current source supplies a second amount of current to the load unit. The pair of first input transistors electrically connects the first current source and the load unit in response to a first bit signal, and the pair of second input transistors electrically connects the first current source and the load unit in response to a second bit signal. The current source controller activates or deactivates one of the first and second current sources in response to the first and second bit signals. The storage unit stores the first and second bit signals.
The above and other features of the present invention will become more apparent by describing in detail exemplary embodiments thereof with reference to the attached drawings in which:
Hereinafter, exemplary embodiments of the present invention will be described in detail with reference to the accompanying drawings. Like reference numerals denote like elements throughout the drawings.
The first-stage circuit 410 includes a pair of input transistors T1 and T2, a first load R1, a second load R2, and a first current source 411.
For convenience of explanation, the input transistors T1 and T2 of the first-stage circuit 410 will be referred to as first and second input transistors T1 and T2. The first-stage circuit 410 has a source-coupled structure in which the sources of the first and second input transistors T1 and T2 are connected with each other. The drains of the first and second input transistors T1 and T2 are connected to a negative output terminal N2 and a positive output terminal N1, respectively. The first load R1 is connected between the positive output terminal N1 and a supply voltage source VDD, and the second load R2 is connected between the negative output terminal N2 and the supply voltage source VDD. The first current source 411 is connected between a first source node N3 and a ground voltage node so that current can flow through the second load R2 via the first input transistor T1 or flow through the first load R1 via the second input transistor T2. The amount of current supplied by the first current source 411 is I. The difference between a voltage Out+ of the positive output terminal N1 and a voltage Out− of the negative output terminal N2 is a differential output voltage Out+−Out−.
The first-stage circuit 410 is a differential amplifier type circuit that receives a first bit signal B1 and an inversion signal /B1 of the first bit signal B1 via the first and second input transistors T1 and T2 and generates a differential output voltage.
The second-stage circuit 420 includes a pair of input transistors T3 and T4 and a second current source 421. For convenience of explanation, the input transistors T3 and T4 of the second-stage circuit 420 will be referred to as third and fourth input transistors T3 and T4.
The second-stage circuit 420 also has a source-coupled structure in which the sources of the third and fourth input transistors T3 and T4 are connected with each other. The drains of the third and fourth input transistors T3 and T4 are connected to the negative output terminal N2 and the positive output terminal N1, respectively. The second current source 421 is connected between a second source node N4 and the ground voltage node so that current can flow through the second load R2 via the third input transistor T3 or flow through the first load R1 via the fourth input transistor T4. The amount of current supplied by the second current source 421 is 2I.
The first and second current sources 411 and 421 may be transistors. In an exemplary embodiment of the invention, the ratio of the width to the length of a first transistor, i.e., 2W/L, which is used as the second current source 421, is set to twice the ratio of the width to the length of a second transistor, i.e., W/L, which is used as the first current source 411, so that the amount of current 2I supplied by the second current source 421 is twice the amount of current I supplied by the first current source 411. Transistor width to length ratios are not limited to 2W/L and W/L, as any number of ratios may be suitable. The ratio of transistor width to length ratios is not limited to 2:1, as any number of ratios may be suitable.
The current source controller 430 includes a switch 431 and a control transistor 432.
The switch 431 is activated or deactivated in response to an XOR signal (B1 XOR B2) obtained by performing an XOR operation on the first and second bit signals B1 and B2. In an exemplary embodiment of the invention, the switch 431 is embodied as a transmission gate that is turned on or off in response to the XOR signal (B1 XOR B2), and an XNOR signal (B1 XNOR B2) obtained by performing an XNOR operation on the first and second bit signals B1 and B2.
When the first and second bit signals B1 and B2 are at the same logic level, the switch 431 is closed (switched on) and a bias voltage VBIAS is applied to a gate of the second current source 421, thereby turning on the second current source 421. When the first and second bit signals B1 and B2 are at different logic levels, the switch 431 is opened (switched off) and the bias voltage VBIAS is not applied to the gate of the second current source 421. The bias voltage VBIAS is set such that the first and second current sources 411 and 421 can be activated in response to the bias voltage VBIAS.
The control transistor 432 is activated or deactivated in response to the XOR signal (B1 XOR B2). When the first and second bit signals B1 and B2 are at the same logic level, the control transistor 432 is deactivated. However, when the first and second bit signals B1 and B2 are at different logic levels, the control transistor 432 is activated to apply a ground voltage to the gate of the second current source 421, thereby deactivating the second current source 421.
Accordingly, the current source controller 430 activates the second current source 421 when the first and second bit signals B1 and B2 are at the same logic level, and deactivates the second current source 421 when the first and second bit signals B1 and B2 are at different logic levels. When both the first and second bit signals B1 and B2 are high or low, the second current source 421 is activated. Accordingly, in the present exemplary embodiment, the average amount of current used by the 4-PAM driver is 2VDD×I.
When both the first and second bit signals B1 and B2 are low, the switch 431 of the current source controller 430 is switched on to apply a bias voltage VBIAS to the first and second current sources 411 and 421, thereby activating both the first and second current sources 411 and 421. The first and third input transistors T1 and T3 are deactivated and the second and fourth input transistors T2 and T4 are activated. Current 3I flows through the first load R1 and no current flows through the second load R2. As a result, a voltage Out+ of the positive output terminal N1 is VDD−3RI, a voltage Out− of the negative output terminal N2 is VDD, and thus, a voltage of the differential output voltage Out+−Out− is −3RI.
When the first bit signal B1 is low and the second bit signal B2 is high, the switch 431 of the current source controller 430 is switched off and the control transistor 432 is activated, thereby applying a ground voltage to the second current source 421. Accordingly, the second current source 421 is deactivated. The first and fourth input transistors T1 and T4 are deactivated and the second and third input transistors T2 and T3 are activated. Thus, current I flows through the first load R1 and no current flows through the second load R2. As a result, the voltage Out+ of the positive output terminal N1 is VDD−RI and the voltage Out− of the negative output terminal N2 is VDD. Thus, the voltage of the differential output voltage Out+−Out− is −RI.
When the first bit signal B1 is high and the second bit signal B2 is low, the switch 431 of the current source controller 430 is switched off and the control transistor 432 is activated, thereby applying a ground voltage to the second current source 421. Therefore, the second current source 421 is deactivated. Since the first and fourth input transistors T1 and T4 are activated and the second and third input transistors T2 and T3 are deactivated, no current flows through the first load R1 and current I flows through the second load R2. As a result, the voltage Out+ of the positive output terminal N1 is VDD and the voltage Out− of the negative output voltage N2 is VDD−RI. Thus, the voltage of the differential output voltage Out+−Out− is RI.
When both the first and second bit signals B1 and B2 are high, the switch 431 of the current source controller 430 is switched on to apply the bias voltage VBIAS to the first and second current sources 411 and 421. Thus, both the first and second current sources 411 and 421 are activated. Since the first and third input transistors T1 and T3 are activated and the second and fourth input transistors T2 and T4 are deactivated, no current flows through the first load R1 and current 3I flows through the second load R2. Accordingly, the voltage Out+ of the positive output terminal N1 is VDD and the voltage Out− of the negative output terminal N2 is VDD−3RI Thus, the voltage of the differential output signal Out+−Out− is 3RI.
When the voltage of the differential output voltage Out+−Out− is −RI or RI, the current source controller 430 deactivates the second current source 421, thereby minimizing power consumption in the 4-PAM driver.
The first-stage circuit 610 and the second-stage circuit 620 are the same as those of the first-stage circuit 410 and the second-stage circuit 420 of
The operation of the current source controller 630 is the same as that of the current source controller 430 of
The 4-PAM driver shown in
Exemplary embodiments of the present invention have been described with respect to a 4-PAM driver, but the present invention is applicable to any M-level PAM driver where M is greater than 3, such as an 8-PAM driver or a 16-PAM driver.
For instance, an 8-PAM driver according to the present invention may be embodied by adding a pair of input transistors (not shown) that receive 3-bit signals and a third current source (not shown) to the 4-PAM driver illustrated in
Since an M-level PAM driver according to an exemplary embodiment of the present invention transforms at least two bit signals into an M-level PAM signal and outputs the M-level PAM signal, the M-level PAM driver can be used in a data transceiver (M>3). The M-level PAM driver can be used to exchange data between semiconductor chips.
In the semiconductor device 1000, a binary bit signal is stored in the storage unit 1010. The binary bit signal is transformed into a multi-level PAM signal by the PAM driver 1020 and the multi-level PAM signal is output via the pad 1030, thereby transmitting the binary bit signal outside the semiconductor device 1000.
While this invention has been particularly shown and described with reference to exemplary embodiments thereof, it will be understood by those skilled in the art that various changes in form and details may be made therein without departing from the spirit and scope of the invention as defined by the appended claims.
Patent | Priority | Assignee | Title |
11615833, | Aug 31 2020 | Samsung Electronics Co., Ltd. | Multi-level signal receivers and memory systems including the same |
Patent | Priority | Assignee | Title |
4795923, | Nov 25 1987 | Micron Technology, Inc | Adjustable delay circuit |
4866314, | Jul 18 1986 | Maxim Integrated Products, Inc | Programmable high-speed digital delay circuit |
5969579, | Oct 17 1997 | TAIWAN SEMICONDUCTOR MANUFACTURING COMPANY LTD | ECL pulse amplitude modulated encoder driver circuit |
6163215, | Dec 08 1998 | Fujitsu Limited | Variable gain amplifier |
7193467, | Mar 30 2004 | Rambus Inc. | Differential amplifiers and methods of using same |
7205796, | Sep 17 2004 | Fujitsu Limited | AND circuit |
20030202671, | |||
20040232945, | |||
20050069067, | |||
20050218986, | |||
JP10177438, | |||
JP8070223, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 07 2006 | SUNG, KI-HYUK | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018010 | /0921 | |
Jun 07 2006 | KIM, CHI-WON | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018010 | /0921 | |
Jun 16 2006 | Samsung Electronics Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Mar 10 2008 | ASPN: Payor Number Assigned. |
Jul 27 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jul 28 2015 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 23 2019 | REM: Maintenance Fee Reminder Mailed. |
Mar 09 2020 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Feb 05 2011 | 4 years fee payment window open |
Aug 05 2011 | 6 months grace period start (w surcharge) |
Feb 05 2012 | patent expiry (for year 4) |
Feb 05 2014 | 2 years to revive unintentionally abandoned end. (for year 4) |
Feb 05 2015 | 8 years fee payment window open |
Aug 05 2015 | 6 months grace period start (w surcharge) |
Feb 05 2016 | patent expiry (for year 8) |
Feb 05 2018 | 2 years to revive unintentionally abandoned end. (for year 8) |
Feb 05 2019 | 12 years fee payment window open |
Aug 05 2019 | 6 months grace period start (w surcharge) |
Feb 05 2020 | patent expiry (for year 12) |
Feb 05 2022 | 2 years to revive unintentionally abandoned end. (for year 12) |