A method for fabricating a transistor structure with a first and a second bipolar transistor having different collector widths is presented. The method includes providing a semiconductor substrate, introducing a first buried layer of the first bipolar transistor and a second buried layer of the second bipolar transistor into the semiconductor substrate, and producing at least a first collector region having a first collector width on the first buried layer and a second collector region having a second collector width on the second buried layer. A first collector zone having a first thickness is produced on the second buried layer for production of the second collector width. A second collector zone having a second thickness is produced on the first collector zone. At least one insulation region is produced that isolates at least the collector regions from one another.
|
3. A method for fabricating a transistor structure comprising at least a first and a second bipolar transistor having different collector widths, the method comprising:
A) providing a semiconductor substrate,
B) introducing at least a first buried layer of the first bipolar transistor and a second buried layer of the second bipolar transistor into the semiconductor substrate, and
C) producing at least a first collector region having a first collector width on the first buried layer and a second collector region having a second collector width on the second buried layer,
wherein
a) for the production of the second collector width, a first collector zone having a first thickness is produced on the second buried layer,
b) a second collector zone having a second thickness is produced on the first collector zone,
c) at least one insulation region is produced which isolates at least the collector regions from one another; and
wherein the insulation region is produced with the aid of shallow trench isolation technology.
2. A method for fabricating a transistor structure comprising at least a first and a second bipolar transistor having different collector widths, the method comprising:
A) providing a semiconductor substrate,
B) introducing at least a first buried layer of the first bipolar transistor and a second buried lever of the second bipolar transistor into the semiconductor substrate, and
C) producing at least a first collector region having a first collector width on the first buried layer and a second collector region having a second collector width on the second buried layer,
wherein
a) for the production of the second collector width, a first collector zone having a first thickness is produced on the second buried layer,
b) a second collector zone having a second thickness is produced on the first collector zone,
c) at least one insulation region is produced which isolates at least the collector regions from one another; and
wherein an insulating layer is produced between the semiconductor substrate and the buried layers.
1. A method for fabricating a transistor structure comprising at least a first and a second bipolar transistor having different collector widths, the method comprising:
A) providing a semiconductor substrate, and
B) producing at least a first collector region of the first bipolar transistor having a first collector width and a second collector region of the second bipolar transistor having a second collector width,
wherein
a) at least a first zone of a first buried layer of a first conductivity type of the first bipolar transistor and a first zone of a second buried layer of a first or a second conductivity type of the second bipolar transistor are introduced into the semiconductor substrate,
b) a first epitaxial layer is produced, which covers, over the whole area at least the first zones,
c) at least a second zone of the first conductivity type is produced within the first epitaxial layer, the second zone adjoining the first zone of the first buried layer,
d) a second epitaxial layer is produced, which covers, over the whole area, at least the first epitaxial layer and the second zone of the first buried layer,
d) at least one insulation region is produced which isolates at least the collector regions from one another, and
e) the second zone of the first buried layer adjoins the first collector region and the first zone of the second buried layer adjoins the second collector region.
6. The method as claimed in
7. The method as claimed in
|
This application is the national stage application of international application number PCT/DE03/003552, filed on Oct. 24, 2003, which claims the benefit of priority to German Patent Application 102 50 204.8, filed on Oct. 28, 2002, incorporated herein by reference.
The present invention relates to a method for fabricating a transistor structure, comprising at least a first and a second bipolar transistor having different collector widths. Such a method is known from DE 100 44 838 C2 for example.
In bipolar transistors, the collector is usually terminated by a highly doped buried layer. The buried layer is produced by subjecting the substrate to an ion implantation at the desired location. Afterward, a lightly doped epitaxial layer is applied and the wells for base, emitter and collector are produced. A possible process sequence is described for example in the textbook “Technologie hochintegrierter Schaltungen” [“Technology of large scale integrated circuits”] by D. Widmann, H. Mader, H. Friedrich, Springer Verlag, 2nd edition, Table 8.13, pp. 326-334.
For integrated high-frequency circuits in the GHz range, it is favorable to integrate both high-voltage transistors (HV transistor) having a high breakdown voltage and high-frequency transistors (HF transistors) having a short collector transit time and hence a high limiting frequency Ft. On account of the fabrication methods known heretofore, it is necessary to find a compromise with regard to the properties in the integration of bipolar transistors having different limiting frequencies and bipolar transistors having different breakdown voltages in high-frequency circuits. This means that the performance of such a high-frequency circuit cannot be utilized optimally.
Such integration has been realized hitherto e.g. by means of the collector region having a dopant concentration of differing magnitude. The lower the doping, the higher the collector-base breakdown voltage. However, as a result of this the collector transit time becomes longer and hence the limiting frequency Ft becomes lower. The higher the doping, the shorter the collector transit time but the smaller the collector-base breakdown voltage of the transistor.
M. Racanelli et al. “Ultra High Speed SiGe NPN for Advanced BiCMOS Technology”, 2001 IEEE discloses scaling the doping of a collector region of a transistor in such a way that the dopant concentration within the collector region has a gradient. Although this solution makes it possible to increase the breakdown voltage of HF transistors, it still represents a compromise.
In addition to the dopant concentration, the dimensioning of the collector width also determines the properties of a bipolar transistor. The term collector width denotes that region of the epitaxial layer which is located between the base well located in the epitaxial layer and the buried layer. HF transistors which are to be optimized toward high limiting frequencies must have a small collector width and HV transistors which are optimized toward high breakdown voltages must have a large collector width.
DE 100 44 838 C2 describes a semiconductor component and also a method for fabricating it in which bipolar components having different collector widths are realized. In this case, an additional substance is introduced into a buried layer of a bipolar component, which additional substance influences the diffusion of a dopant of the buried layer and hence the collector width of said bipolar component. However, this method does not result in a sharp junction between the differently doped buried layers and collectors. Consequently, the collector width cannot be established exactly and with a sharp profile, but rather exhibits a “blurred” profile with a shallow gradient.
Accordingly, it is an object of the present invention to specify an optimized method for fabricating a transistor structure in which collector regions having different collector widths can be formed, the collector regions having a sharp boundary with respect to the buried layers.
According to the invention, the object is achieved by means of a method of the type mentioned in the introduction in which there are produced at least a first collector region having a first collector width C1 on a first buried layer and a second collector region having a second collector width C2 on a second buried layer, in which case, for the production of the second collector width C2, a first collector zone having a first thickness C3 is produced on the second buried layer and a second collector zone having a second thickness C4 is produced on the first collector zone, and at least one insulation region is produced, which isolates at least the collector regions from one another.
What is achieved as a result of this is that the two bipolar transistors of the transistor structure have a different collector width, and the collector regions have a sharp or abrupt junction with a steep gradient with respect to the adjacent regions, such as the buried layers. The collector width C1 of the first bipolar transistor preferably corresponds to the first thickness C3 of the second collector region. The collector width C2 of the second bipolar transistor is composed of the thicknesses C3 and C4 of the collector zones of the second collector region. Accordingly, the thicker the second thickness C4, the greater also the difference between the collector widths of the two bipolar transistors.
The invention is based on the insight that a sharp boundary or an abrupt junction between the lightly doped collector and the highly doped buried layer significantly improves the behavior of a transistor since an abrupt profile with a steep gradient, with a sheet resistance remaining the same, has lower fringing capacitances than a profile with a shallow gradient. Equally, the method according to the invention improves the high-current behavior of the transistor since there is no unnecessary dopant in that part of the collector which is flooded with charge carriers and, by the same token, the conduction of the buried layer is lowered.
According to the invention, the method of the type mentioned in the introduction is developed further to the effect that at least a first zone of a first buried layer of a first conductivity type of the first bipolar transistor and a first zone of a second buried layer of a first or a second conductivity type of the second bipolar transistor are introduced into the semiconductor substrate, a first epitaxial layer is produced, which covers, over the whole area, at least the first zone of the buried layers, at least a second zone of the first conductivity type is produced within the first epitaxial layer, the second zone adjoining the first zone of the first buried layer, a second epitaxial layer is produced, which covers, over the whole area, at least the first epitaxial layer and the second zone of the first buried layer, at least one insulation region is produced, which isolates at least the collector regions from one another, the second zone of the first buried layer adjoining the first collector region and the first zone of the second buried layer adjoining the second collector region.
Buried layers having different thicknesses are thereby produced, the thickness of the first buried layer being composed of a first zone, which is introduced into the semiconductor substrate, and a second zone, which is introduced into the first epitaxial layer. The second buried layer and the first zone of the first buried layer preferably have the same thickness in this case. The thicknesses of the first and second buried layers thus differ by the thickness of the second zone of the second buried layer. Since the collector width, as mentioned in the introduction, depends on the thickness of the epitaxial layer, minus the buried layer extending into the epitaxial layer, the collector widths C1 and C2 can be varied in a simple manner and, unlike in embodiments known hitherto, nevertheless have a sharp junction between the highly doped buried layers and the lightly doped collector regions.
The inventors furthermore propose developing the method of the type mentioned in the introduction further in such a way that at least a first zone of a first buried layer of a first conductivity type of the first bipolar transistor and a second buried layer of a first or a second conductivity type of the second bipolar transistor are introduced into the semiconductor substrate, at least a first collector zone of the first bipolar transistor and a first collector zone of the second bipolar transistor are produced, the first collector zone of the first bipolar transistor adjoining the first zone and the first collector zone of the second bipolar transistor adjoining the second buried layer, the first collector zone is formed as first conductivity type, a second collector zone is produced on the first collector zone of the second bipolar transistor and a second collector zone is produced on the first collector zone of the first bipolar transistor, and at least one insulation region is produced, which isolates at least the collector zones from one another.
This too means that it is possible, in a simple manner, for collector regions to be fabricated which have both different thicknesses and sharp profiles with a steep gradient with respect to the adjacent buried layers and, consequently, a transistor structure is formed which comprises both the properties of an HV transistor and those of an HF transistor.
A development of the methods according to the invention provides for the third collector zone to be deposited.
In a preferred development of the methods according to the invention, the third collector zone is deposited epitaxially. As a result of this, the collector zone is grown with the fewest possible crystal defects, which is very important for the functional properties of a bipolar transistor.
Another refinement provides for an insulating layer (SOI layer, SOI—Silicon On Insulator) to be provided between the buried layers and the semiconductor substrate. The collector regions are thereby electrically insulated and capacitively decoupled from the substrate without the need for any additional insulation.
Typically, the insulation region which isolates at least the collector regions from one another is isolated from one another with the aid of shallow trench isolation technology (STI technology). The insulation region may be filled with an electrically insulating material, such as a CVD oxide (CVD=Chemical Vapor Deposition), for example. Preferably, the two laterally adjacent highly doped buried layers of two bipolar transistors are thereby electrically insulated from one another. Said insulation region may be embodied for example as a full trench or as a deep trench.
A full trench is a trench, for example between components of a chip, in which the silicon is etched or interrupted as far as the buried layers, so that current paths between the components are completely interrupted. A full trench can isolate relatively large transistor regions from one another, as is also described in an article by S. Maeda, “Impact of 0.18 μm SOI CMOS Technology using Hybrid Trench Isolation with High Resistivity Substrate on Embedded RF/Analog Applications”, 2000 Symp. on VLSI Technology—Digest of Technical Papers (CAT. No. 00CH37104), pages 154 to 155, hereby incorporated by reference.
A deep trench is described for example in the article “An SOI-Based High Performance Self-Aligned Bipolar Technology Featuring 20 ps Gate-Delay and a 8.6 fJ Power Delay Product” by E. Bertagnolli et al., 1993, Symp. on VLSI Technology, Digest of Technical Papers (CAT. No. 93CH3303-5), pages 63 to 64, hereby incorporated by reference. In contrast to the full trench, the deep trench is not wide enough to be able to integrate the entire dimensions of passive components above it. Rather, the deep trench serves for dielectric component isolation.
Preferred exemplary embodiments of the present invention are explained in detail below with reference to the accompanying drawings, in which
The first method according to the invention for producing a transistor structure according to the invention with two collector regions having a different collector width which is described below with reference to
In
A first auxiliary layer 6 and a second auxiliary layer 7 are furthermore provided, which isolate the insulation region 4 from the semiconductor substrate 1 and the buried layers 5.1 and 5.2. In this case, the second auxiliary layer 7 adjoins the insulation region 4 and the first auxiliary layer 6 adjoins the second auxiliary layer 7 and also the semiconductor substrate 1 and the buried layers 5.1 and 5.2.
The second auxiliary layer 7 preferably comprises a material which is resistant to oxidation and can be etched selectively with respect to oxide, such as silicon nitride Si3N4, for example. This makes it possible to avoid sidewall defects, that is to say crystal defects which arise at the interface between a dielectric material and silicon during the epitaxial growth of the silicon. In another variant, the second auxiliary layer 7 may be formed from polysilicon. The thickness of said second auxiliary layer 7 lies in the range of between 3 nm and 60 nm. One advantage of this thin nitride lining is that it protects the wall of the insulation region 4, which is filled with CVD oxide, for example, against oxidations and thus prevents defect formations.
The first auxiliary layer 6 preferably comprises a material which can be etched selectively with respect to the layer 7 and avoids large mechanical stresses on the semiconductor substrate 1, such as an oxide, for example. Furthermore, the auxiliary layer 6, up to the epitaxy, can protect the sensitive silicon surface of the buried layers 5.1 and 5.2 against oxidation.
The openings 12 are etched into an STI oxide layer 13 down to the second auxiliary layer 7, which STI oxide layer preferably covers the whole area of the semiconductor substrate 1 with the auxiliary layers 6 and 7 situated thereon. As is known from EP 0 600 276 B1, hereby incorporated by reference, the etching may be effected by anisotropic dry etching which stops selectively on silicon nitride, and thus on the second auxiliary layer 7.
In the subsequent method step in accordance with
Afterward, a first collector region 2.1 having a thickness C1 and also a collector zone 2.2.1 having a thickness C3 are deposited epitaxially, the first collector region 2.1 adjoining the first buried layer 5.1 and the collector zone 2.2.1 adjoining the second buried layer 5.2. In this case, the collector zone 2.2.1 is provided for the second collector region of a second bipolar transistor. The thicknesses C1 and C3 of the collector region 2.1 and of the collector zone 2.2.1 are approximately identical and are preferably between 50 nm and 300 nm.
After the first collector region 2.1 has been covered with a masking layer 8, a further collector zone 2.2.2 is applied epitaxially on the collector zone 2.2.1 in
In the present example, the second collector region 2.2 terminates at approximately the same level with the surface of the STI oxide layer 13.
Typically, the collector width C1 of the first collector region 2.1 and the collector width C2 of the second collector region 2.2 are in a ratio of between 0.05 and 0.9 to one another. Typical values are 100 nm for the collector width C1 and 250 nm for the collector width C2. The different collector widths C1 and C2 of the two collector regions 2.1 and 2.2 on the same semiconductor substrate 1 have the effect of optimizing the properties both of an HF transistor and of an HV transistor.
If the intention is to obtain even greater differences between the collector widths of the first and second collector regions 2.1 and 2.2, then, in the method step of
In the transistor structure of
The method according to the invention for fabricating a transistor structure for two bipolar transistors with the aid of selective epitaxy which has been described with reference to
It is also possible with the aid of whole-area epitaxy to realize collector regions 2.x having different collector widths and sharp junctions with respect to the highly doped buried layers, as explained below with reference to
In accordance with
Afterward, in
In the subsequent step of the method according to the invention in
In
Afterward, in
The first collector region 2.1 thus has a first collector width C1 and the second collector region has a larger collector width C2. The two collector regions 2.1 and 2.2 terminate in planar fashion with the surface of the STI oxide layer 13 and both have sharp junctions between the heavily doped regions of the buried layers 5.x and the more lightly doped collector regions 2.x. As a result of this, the transistor structure acquires defined and exactly determinable properties.
A further method according to the invention for fabricating a transistor structure according to the invention with two collector regions having a different collector width is described in more detail with reference to
In
As in
The thickness C3 of said collector zones 2.1.1 and 2.2.1 may vary between 5 nm and 300 nm.
After a masking layer 8 has been applied to the region of the collector zone 2.2.1, the collector zone 2.1.1, as shown using the arrows 15 in
After the removal of the masking layer 8, in
After the introduction of the collector terminal regions 11 and filling with tungsten, for example, the transistor structure of
In a further embodiment according to the invention as shown in
The production of the collector regions 2.1 and 2.2 having different collector widths C1 and C2 and sharp junctions between the collector regions and the buried layers may correspond to the method according to the invention from
Preferably, in the methods according to the invention as shown in
In an alternative embodiment, the first buried layer 5.1 and the second buried layer 5.2 are configured as different conductivity types. This makes it possible to form an npn transistor beside a pnp transistor on the same semiconductor substrate 1.
In a particularly advantageous development of the methods according to the invention, the collector regions are formed with a dopant gradient, the concentration of the dopant varying in the horizontal direction. This development makes it possible, for example, to form an increased dopant concentration in the central collector region. This development, in particular with a small thickness of the collector region, reduces the base-collector space charge zone and thus reduces the collector transit time. This development is particularly advantageous primarily in the case of very small transistor structures in which the emitter region is arranged centered above the collector region.
It goes without saying that, instead of the deep trenches, it is also possible to use full trenches as insulation regions 4.
Overall, the methods according to the invention as explained with reference to
Seck, Martin, Stengl, Reinhard, Meister, Thomas, Schäfer, Herbert, Lachner, Rudolf, Böck, Josef
Patent | Priority | Assignee | Title |
8536012, | Jul 06 2011 | GLOBALFOUNDRIES U S INC | Bipolar junction transistors with a link region connecting the intrinsic and extrinsic bases |
8716837, | Jul 06 2011 | GLOBALFOUNDRIES U S INC | Bipolar junction transistors with a link region connecting the intrinsic and extrinsic bases |
8796149, | Feb 18 2013 | GLOBALFOUNDRIES U S INC | Collector-up bipolar junction transistors in BiCMOS technology |
8956945, | Feb 04 2013 | GLOBALFOUNDRIES U S INC | Trench isolation for bipolar junction transistors in BiCMOS technology |
9093491, | Dec 05 2012 | GLOBALFOUNDRIES U S INC | Bipolar junction transistors with reduced base-collector junction capacitance |
9240448, | Dec 05 2012 | GLOBALFOUNDRIES Inc | Bipolar junction transistors with reduced base-collector junction capacitance |
9337323, | Feb 04 2013 | GLOBALFOUNDRIES U S INC | Trench isolation for bipolar junction transistors in BiCMOS technology |
Patent | Priority | Assignee | Title |
4379726, | May 17 1979 | Tokyo Shibaura Denki Kabushiki Kaisha | Method of manufacturing semiconductor device utilizing outdiffusion and epitaxial deposition |
4882294, | Aug 17 1988 | Delphi Technologies Inc | Process for forming an epitaxial layer having portions of different thicknesses |
20010045619, | |||
20020079554, | |||
DE10044838, | |||
DE2633569, | |||
GB1480050, | |||
JP2003174034, | |||
JP58009354, | |||
JP58159346, | |||
JP62154779, | |||
JP7323812, | |||
WO9717726, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 24 2003 | Infineon Technologies AG | (assignment on the face of the patent) | / | |||
Apr 04 2005 | SECK, MARTIN | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017119 | /0974 | |
Apr 06 2005 | BOCK, JOSEF | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017119 | /0974 | |
Apr 06 2005 | LACHNER, RUDOLF | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017119 | /0974 | |
Apr 06 2005 | MEISTER, THOMAS | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017119 | /0974 | |
Apr 06 2005 | STENGL, REINHARD | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017119 | /0974 | |
Apr 06 2005 | SCHAFER, HERBERT | Infineon Technologies AG | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017119 | /0974 |
Date | Maintenance Fee Events |
Jun 05 2008 | ASPN: Payor Number Assigned. |
Nov 07 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Nov 04 2015 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Nov 04 2019 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
May 13 2011 | 4 years fee payment window open |
Nov 13 2011 | 6 months grace period start (w surcharge) |
May 13 2012 | patent expiry (for year 4) |
May 13 2014 | 2 years to revive unintentionally abandoned end. (for year 4) |
May 13 2015 | 8 years fee payment window open |
Nov 13 2015 | 6 months grace period start (w surcharge) |
May 13 2016 | patent expiry (for year 8) |
May 13 2018 | 2 years to revive unintentionally abandoned end. (for year 8) |
May 13 2019 | 12 years fee payment window open |
Nov 13 2019 | 6 months grace period start (w surcharge) |
May 13 2020 | patent expiry (for year 12) |
May 13 2022 | 2 years to revive unintentionally abandoned end. (for year 12) |