systems and methods for switching to a back-up power supply are provided. One such system includes a threshold detector circuit; a first switching circuit for enabling access to a first power source, the first switching circuit comprising at least a first transistor; and a second switching circuit for enabling access to a second power source, the second switching circuit comprising at least a second transistor; wherein the threshold detector is configured to cause the second switching circuit to enable access to the second power supply responsive to a voltage provided by the first power supply dropping below a predetermined threshold.
|
2. A system comprising:
a threshold detector circuit;
a first switching circuit for enabling access to a back-up power source, the first switching circuit comprising at least a first transistor; and
an inverting switch coupled between the first switching circuit and the threshold detector circuit,
wherein the threshold detector circuit is configured to cause the first switching circuit to enable access to the back-up power source responsive to a voltage provided by a primary power source dropping below a predetermined threshold,
wherein the threshold detector circuit further comprises:
a comparator having a first input connection for receiving a first input voltage, a second input connection for receiving a second input voltage, and an output connection for providing an output voltage;
a first branch including a first resistor and a first capacitor that are coupled in series between the first input connection and the output connection; and
a second resistor that is coupled between the first input connection and the output connection, and that is coupled in parallel to the first branch.
1. A system comprising:
a threshold detector circuit;
a first switching circuit for enabling access to a back-up power source, the first switching circuit comprising at least a first transistor;
a second switching circuit for enabling access to a primary power source, the second switching circuit comprising at least one transistor;
an inverting switch coupled between the first switching circuit and the threshold detector, the inverting switch configured to provide an immediate high output during an on-to-off transition at an input of the inverting switch and a delayed-off output during an off-to-on transition at the input of the inverting switch, the delayed-off output comprising a transition duration from a high to low output responsive to the off-to-on transition that is of a longer duration than a transition duration from a low output to the immediate high output; and
an inverter coupled between the inverting switch and the threshold detector circuit,
wherein the threshold detector circuit is configured to cause the first switching circuit to enable access to the back-up power source responsive to a voltage provided by the primary power source dropping below a predetermined threshold,
wherein the threshold detector circuit is configured to cause the second switching circuit to enable access to the primary power source responsive to a voltage provided by the primary power source rising above the predetermined threshold.
5. The system of
6. The system of
7. The system of
a second switching circuit for enabling access to the primary power source, the second switching circuit comprising at least one transistor, wherein the threshold detector circuit is configured to cause the second switching circuit to enable access to the primary power source responsive to a voltage provided by the primary power source rising above the predetermined threshold.
8. The system of
an inverter coupled between the inverting switch and the threshold detector circuit.
9. The system of
10. The system of
|
This invention relates in general to providing a back-up power supply, and more specifically to systems and methods for switching to a back-up power supply.
Much of today's electronic equipment needs a constant power source. When a power supply fails, the switch to a backup supply should be instantaneous such that the load voltage does not dip below a set threshold. Typically diodes are used in an “OR” configuration (i.e. either the main supply or the backup supply delivers power to the load). Many applications, however, have tight voltage tolerances, and the loss through a diode is too great. Therefore, there exists a need for systems and methods for addressing these and/or other problems related to providing a back-up power supply.
The invention can be better understood with reference to the following drawings. The components in the drawings are not necessarily drawn to scale, emphasis instead being placed upon clearly illustrating the principles of the present invention. In the drawings, like reference numerals designate corresponding parts throughout the several views.
An embodiment of the invention enables sustained power to DC-input end-use electronics. The embodiment is useful in applications that have primary and backup power sources. If the primary source fails, then the backup source is supplied to the load instead of the primary source. Switches used in this embodiment are very low loss and can pass high currents to the load with very little drop in voltage.
A condition for switching between one source and another is a voltage level of the primary source (Vp). If Vp falls below a threshold set by a comparison circuit, then the load is powered by the back-up power supply. Conversely, if Vp rises above the threshold, then the load is powered by the primary power supply.
Low resistance field effect transistors (FETs) may be used as switches, and may be controlled by a threshold detection circuit. Using FETs enables a commercial “off the shelf” power source to be used, without the need to have a higher voltage source to overcome diode losses.
Below is a detailed description of the accompanying 6 figures, which illustrate a preferred embodiment of the present invention:
As shown in
The inverter 104 enables the inverting switch 106-1 to act in a complementary manner to the inverting switch 106-2. In an alternative embodiment the inverter 104 may be coupled between the threshold detector 102 and the inverting switch 106-2. In a preferred embodiment, the inverting switch 106-1 and the inverting switch 106-2 are turned off at a time period set by R12 and C2 of
The inverting switch 106-1 and the inverting switch 106-2 are coupled to a back-up power switch 108-1 and to a primary power switch 108-2, respectively. The back-up power switch 108-1 and the primary power switch 108-2 may be coupled to the voltage VB and the voltage VP, respectively.
When 100 is in operation, the voltage VO is substantially equal to the voltage VP if the voltage VP is within a certain threshold, otherwise the voltage VO is equal to the voltage VB. In this manner, when a primary power source fails, a backup power source may be provided to a load.
A resistor R3 is coupled between the connection 202 and the primary voltage Vp. A resistor R4 is coupled in series with capacitor C1 between the nodes 204 and 205. A resistor R5 is coupled between the node 204 and the node 205 (i.e., in parallel with R4 and the capacitor C1). The node 205 is coupled to the connection 206. A resistor R6 is coupled between the connection 206 and the supply voltage VS.
When the threshold detector 102 is in operation, the voltage V3 is “low” if the primary voltage VP is greater than a predetermined fraction of the back-up voltage VB. Conversely, when the primary voltage VP is less than the predetermined fraction of the back-up voltage VB, then the voltage V3 is “high.” This predetermined fraction is based on the relative values of the resistors R1 and R2 as well as the feedback network comprising the resistors R4 and R5, and the capacitor C1. Preferably, the resistor R5 establishes the steady-state component of “hysteresis” while resistor R4 and capacitor C1 create a transient “hysteresis” effect.
The inverting switch 106 includes the transistors Q1 and Q2, which are coupled as follows: the emitter of the transistor Q1 is coupled to the collector of the transistor Q2; the collector of the transistor Q1 is coupled to the connection 402; a resistor R10 is coupled between the base of the transistor Q1 and the connection 401; a resistor R12 is coupled between the base of the transistor Q2 and the connection 401; the emitter of the transistor Q2 is coupled to ground; a capacitor C2 is coupled between the base of the transistor Q2 and ground; a resistor R11 is coupled between the collector of the transistor Q1 and the supply voltage Vs. The transistors Q1 and Q2 may be, for example, bipolar npn transistors, among others.
When the inverting switch 106 is in operation, the value of the voltage at the connection 401 determines whether the transistors Q1 and Q2 are on (i.e., conducting between their respective collectors and emitters). The transistors Q1 and Q2 are turned on when the voltage at the connection 401 is “high”, and vice versa. When the transistors Q1 and Q2 are on, the voltage V5 is “low,” and vice versa. The capacitor C2 causes a small delay (for example, among others, 30 milliseconds) between the time that the voltage at the connection 401 transitions from “low” to “high” and the time that the transistor Q2 turns on. A “high” to “low” transition at connection 401 immediately turns off transistor Q1 which causes the voltage V5 to transition “high” regardless of the turn off delay of transistor Q2. This “Instant on—delayed off” switching allows for a more constant voltage output of the power-switching circuit 100 by completely draining the old supply while the new supply is being loaded.
Resistor and capacitor values that may be used in the circuits depicted in
TABLE 1
non-limiting examples of component values
R1
11 kilo-ohms
R2
200 kilo-ohms
R3
1 kilo-ohm
R4
51 kilo-ohms
R5
510 kilo-ohms
R6
4.7 kilo-ohms
R7
15 kilo-ohms
R8
15 kilo-ohms
R9
4.7 kilo-ohms
R10
300 kilo-ohms
R11
4.7 kilo-ohms
R12
300 kilo-ohms
C1
0.1 MF (microfarads)
C2
0.1 MF
Note that many alternative values for the resistors and capacitors referenced in Table 1 may be used, depending on a desired implementation.
The power switch 108 includes transistors Q3 and Q4, which are coupled as follows: the gates of the transistors Q3 and Q4 are coupled to the voltage V5; the drains of the transistors Q3 and Q4 are coupled to each other; the source of the transistor Q3 is coupled to the connection 502; the source of the transistor Q4 is coupled to the connection 503.
The power switch 108 is coupled to a corresponding power switch (e.g., the back-up power switch 108-1 (
Responsive to the drop in the primary voltage, a first circuit having at least one transistor (e.g., connected in-line) is used to provide a back-up voltage to the load, as indicated in step 703. In addition, a second circuit having at least one transistor is used to disconnect the primary voltage from the load, as indicated in step 704. The first and the second circuits used for implementing steps 703 and 704, respectively, may, for example, each be configured in the same or similar manner as the power switch 108 shown in
In an alternative implementation, the steps depicted in
It should be emphasized that the above-described embodiments of the present invention are merely possible examples, among others, of the implementations, setting forth a clear understanding of the principles of the invention. Many variations and modifications may be made to the above-described embodiments of the invention without departing substantially from the principles of the invention. All such modifications and variations are intended to be included herein within the scope of the disclosure and present invention and protected by the following claims. In addition, the scope of the present invention includes embodying the functionality of the preferred embodiments of the present invention in logic embodied in hardware and/or software-configured mediums.
Duggan, Michael P., Anderson, John D.
Patent | Priority | Assignee | Title |
7962787, | Jan 29 2008 | Robert Bosch LLC | System and method for preserving processor memory during power loss |
9298238, | Jun 28 2012 | MORGAN STANLEY SENIOR FUNDING, INC | CMOS power backup switching circuit and method for operating a CMOS power backup switching circuit |
Patent | Priority | Assignee | Title |
4617473, | Jan 03 1984 | Intersil Corporation | CMOS backup power switching circuit |
4908790, | Mar 10 1988 | Dallas Semiconductor Corporation | Backup battery switching circuitry for a microcomputer or a microprocessor |
5191229, | Dec 19 1990 | United Technologies Corporation | Power source transferring |
5306961, | May 15 1989 | Maxim Integrated Products, Inc | Low-power integrated circuit with selectable battery modes |
5373225, | Sep 09 1991 | SGS-THOMSON MICROELECTRONICS S R L | Low-drop voltage regulator |
5886561, | Nov 18 1996 | STMicroelectronics, Inc | Backup battery switch |
6853574, | Dec 27 2002 | Texas Instruments Incorporated | Reducing leakage current in circuits implemented using CMOS transistors |
7053691, | May 06 2003 | Hewlett-Packard Development Company, L.P. | Electrical circuit for selecting a desired power source |
EP843398, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 21 2003 | ANDERSON, JOHN D | SCIENTIFIC-ATLANTA, INC , A CORP OF GEORGIA | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014638 | /0899 | |
Oct 21 2003 | DUGGAN, MICHAEL P | SCIENTIFIC-ATLANTA, INC , A CORP OF GEORGIA | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 014638 | /0899 | |
Oct 22 2003 | Scientific-Atlanta, Inc. | (assignment on the face of the patent) | / | |||
Dec 05 2008 | Scientific-Atlanta, Inc | Scientific-Atlanta, LLC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 034299 | /0440 | |
Nov 18 2014 | Scientific-Atlanta, LLC | Cisco Technology, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 034300 | /0001 |
Date | Maintenance Fee Events |
Jan 03 2012 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Jan 01 2016 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Feb 17 2020 | REM: Maintenance Fee Reminder Mailed. |
Aug 03 2020 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jul 01 2011 | 4 years fee payment window open |
Jan 01 2012 | 6 months grace period start (w surcharge) |
Jul 01 2012 | patent expiry (for year 4) |
Jul 01 2014 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 01 2015 | 8 years fee payment window open |
Jan 01 2016 | 6 months grace period start (w surcharge) |
Jul 01 2016 | patent expiry (for year 8) |
Jul 01 2018 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 01 2019 | 12 years fee payment window open |
Jan 01 2020 | 6 months grace period start (w surcharge) |
Jul 01 2020 | patent expiry (for year 12) |
Jul 01 2022 | 2 years to revive unintentionally abandoned end. (for year 12) |