A polymer memory and its method of manufacture are provided. One multi-layer construction of the polymer memory has two sets of word lines and a set of bit lines between the word lines. The word lines of each set of word lines have center lines that are spaced by a first distance from one another, and the bit lines have center lines spaced by a second distance from one another, the second distance being less than the first distance. Three masking steps are required to manufacture the three layers of lines. Older-technology machinery and masks are used to form the two layers of word lines, and new-technology machinery and masks are used to manufacture the bit lines.
|
1. A method of manufacturing a polymer memory, comprising:
(i) forming a first plurality of conductive word lines extending parallel to one another in a y-direction and having center lines spaced from one another by a first distance in an x-direction;
(ii) forming a first ferroelectric polymer memory material in x- and y-directions over the word lines;
(iii) forming a plurality of conductive bit lines extending parallel to one another in the x-direction over the first ferroelectric polymer memory material and having center lines spaced from one another by a second distance in the y-direction, the second distance being less than the first distance, adjacent ones of the bit lines spaced from one another by a spacing that is approximately half the second distance, a first array of polymer memory cells being defined in the first ferroelectric polymer memory material, each where a respective bit line crosses over a respective one of the first plurality of word lines, such that the ferroelectric polymer memory material at a respective cell of the first array is changed when a select voltage difference is applied over respective word and bit lines on opposing sides of the respective cell.
2. The method of
(iv) forming a second ferroelectric polymer memory material in x- and y-directions over the bit lines; and
(v) forming a second plurality of conductive word lines extending parallel to one another in the y-direction over the second ferroelectric polymer memory material and having center lines spaced from one another by a third distance, equal to the first distance, in the x-direction, a second array of polymer memory cells being defined in the second ferroelectric polymer memory material, each where a respective one of the second plurality of word lines crosses over a respective bit line, such that the ferroelectric polymer memory material at a respective cell of the respective second array is changed when a select voltage difference is applied over respective bit and word lines opposing the respective cell.
3. The method of
(vi) forming an insulating layer over the second plurality of word lines; and
(vii) repeating (i)-(v) on the insulating layer.
4. The method of
5. The method of
|
This is a divisional of U.S. patent application Ser. No. 10/648,538, filed on Aug. 25, 2003, now U.S. Pat. No. 7,084,446.
1). Field of the Invention
This invention relates to a polymer memory of the kind having a ferroelectric polymer memory material, and to its method of manufacture.
2). Discussion of Related Art
A polymer memory typically has a plurality of conductive word lines extending parallel to one another in an x-direction, and a plurality of bit lines extending parallel to one another in a y-direction, such that an array of cells is created, each cell being where a respective word line crosses over a respective bit line. Information can be written to or be read from one of the cells by selecting the word and bit lines that cross over the cell, and then providing a voltage to or sensing a current from one of the word or bit lines. A ferroelectric polymer memory material may, for example, space the word lines from the bit lines and may have its conductivity change at select cells by applying a select voltage over respective word and bit lines crossing over the select cells.
As computers require more memory, the need exists to include a larger number of cells in a given area, thus necessitating the need for equipment upgrades from one generation of polymer memory to the next. Some polymer memories have a total of 12 layers of metal lines, with 8 layers of ferroelectric polymer memory material between the layers of metal lines. The traditional belief has been that tooling has to be upgraded in order to photolithographically form all 12 layers of metal lines. This can lead to an equipment upgrade ratio of 40% or more, which is generally regarded as being too high when transitioning from one memory product to the next.
The invention is described by way of example with reference to the accompanying drawings, wherein:
In the following description, the terms “word lines” and “bit lines” are used to differentiate conductive lines running lengthwise from conductive lines running widthwise. The intention is not to provide any logic connotation to these terms. These terms can, for example, be swapped so that the word lines are called bit lines and the bit lines are called word lines, without departing from the scope of the invention. Furthermore, terms such as “x-direction,” “y-direction,” “z-direction,” and “x/y planes” are used herein. These terms are used for purposes of defining structures relative to one another, and should not be used to limit the structures to any absolute frame of reference. Furthermore, although the x-, y-, and z-directions are exactly at right angles to one another, it may be possible to depart from exact orthogonal directions without departing from the scope of the invention.
A first layer of conductive word lines 12 is formed from aluminum or another metal, and has center lines 14 extending in a y-direction. The center lines 14 are spaced from one another in an x-direction by a distance D1. Each word line 12 has a width 16, in the x-direction, approximately equal to D1/2. The word lines 12 are spaced from one another by a spacing 18, in the x-direction, approximately equal to D1/2.
A first ferroelectric polymer memory material 20 is formed on the word lines 12. The ferroelectric polymer memory material 20 forms a layer in an x-y plane. In another embodiment, the ferroelectric polymer memory material 20 may be formed at select locations to form, for example, an array in x- and y-directions.
A layer of conductive bit lines 22 are subsequently formed on top of the memory material 20, so that the memory material 20 spaces the bit lines 22 in a z-direction from the word lines 12. The bit lines 22 have center lines 23 extending parallel to one another in the x-direction. The center lines 23 are spaced in the y-direction from one another by a distance D2. Each bit line 22 has a width 24 in the y-direction approximately equal to D2/2. The bit lines 22 are spaced from one another in the y-direction by a spacing 26 approximately equal to D2/2.
A ferroelectric polymer memory material 28 is subsequently formed on top of the bit lines 22. As with the memory material 20, the memory material 28 forms a layer extending in an x-y plane.
A second layer of conductive word lines 30 is subsequently formed on top of the memory material 28. The memory material 28 spaces the word lines 30 in a z-direction from the bit lines 22. The word lines 30 have center lines 32 extending parallel to one another in the y-direction. The center lines 32 are spaced from one another in the x-direction by a distance D3. Each one of the conductive word lines 30 has a width 34 in the x-direction approximately equal to D3/2, and the word lines 30 are spaced from one another in the x-direction by a spacing 36 approximately equal to D3/2.
The word lines 30, in this example, fall exactly on the word lines 12, so that the center lines 32 fall on the center lines 14, the distances D3 and D1 are the same, the widths 34 and 16 are the same, and the spacings 36 and 18 are the same. The dimensions D1, 16, 18, D3, 34, and 36 are all relatively large. Because of the relatively large dimensions, a fabrication facility having existing, older-technology lithographic tools can be used to define the word lines 12 and 30.
The bit lines 22 are, however, formed more densely than the word lines 12 and 30. As such, the distance D2 is substantially smaller than the distance D1. The width 24 and spacing 26 are, accordingly, smaller than the width 16 and spacing 18. The more dense layouts of the bit lines 22 form a new-generation polymer memory, having a larger array of cells per unit area when compared to a preceding generation.
The bit lines 22 may be too dense to be manufactured utilizing the same tools used to manufacture the word lines 12 and 30. What should be noted, however, is that an equipment upgrade is only required to form the bit lines 22, and the equipment upgrades to form the two layers of word lines 12 and 30 is not required. The equipment upgrade for the first multi-layer construction is thus 33%.
With reference to
The memory material has a dipole with a moment that can be changed by applying a voltage over the memory material. A potential of +4.5 volts changes the orientation of the dipole moment from one direction to an opposite direction, and a potential of −4.5 volts can change the orientation of the dipole moment back to its original state. In such a manner, a “1” or a “0” can be written to the memory material.
The description of
While certain exemplary embodiments have been described and shown in the accompanying drawings, it is to be understood that such embodiments are merely illustrative and not restrictive of the current invention, and that this invention is not restricted to the specific constructions and arrangements shown and described since modifications may occur to those ordinarily skilled in the art.
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5691551, | Aug 31 1993 | Mitsubishi Denki Kabushiki Kaisha | Semiconductor memory device |
6004825, | Jun 07 1996 | Round Rock Research, LLC | Method for making three dimensional ferroelectric memory |
6034882, | Nov 16 1998 | SanDisk Technologies LLC | Vertically stacked field programmable nonvolatile memory and method of fabrication |
6356477, | Jan 29 2001 | SAMSUNG ELECTRONICS CO , LTD | Cross point memory array including shared devices for blocking sneak path currents |
6424553, | Mar 22 2000 | Thin Film Electronics ASA | Multidimensional addressing architecture for electronic devices |
6683802, | Jun 22 2001 | NEC Corporation | Magnetic memory device in which influence of adjacent memory cell is controllable |
6822890, | Apr 16 2002 | Thin Film Electronics ASA | Methods for storing data in non-volatile memories |
6858862, | Jun 29 2001 | Intel Corporation | Discrete polymer memory array and method of making same |
20040214351, | |||
20040256649, | |||
20050174875, | |||
WO9219564, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
May 17 2006 | Intel Corporation | (assignment on the face of the patent) | / | |||
Jul 18 2022 | Intel Corporation | TAHOE RESEARCH, LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 061175 | /0176 |
Date | Maintenance Fee Events |
Sep 21 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 18 2016 | REM: Maintenance Fee Reminder Mailed. |
Aug 05 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 05 2011 | 4 years fee payment window open |
Feb 05 2012 | 6 months grace period start (w surcharge) |
Aug 05 2012 | patent expiry (for year 4) |
Aug 05 2014 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 05 2015 | 8 years fee payment window open |
Feb 05 2016 | 6 months grace period start (w surcharge) |
Aug 05 2016 | patent expiry (for year 8) |
Aug 05 2018 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 05 2019 | 12 years fee payment window open |
Feb 05 2020 | 6 months grace period start (w surcharge) |
Aug 05 2020 | patent expiry (for year 12) |
Aug 05 2022 | 2 years to revive unintentionally abandoned end. (for year 12) |