A resistor-string digital/analog converter circuit includes a plurality of resistors configured to divide a predetermined voltage, a plurality of mos transistors configured to divide a voltage generated across one resistor of the plurality of resistors, a control circuit configured to control a connection between the one resistor and the plurality of mos transistors so as to supply to the plurality of mos transistors the voltage generated across the one resistor, and a gate potential generating circuit. The gate potential generating circuit generates a plurality of mutually different gate potentials and supplies the plurality of generated gate voltages, respectively, to a plurality of gates of the plurality of mos transistors, so that the resistance values of mos resistance of the plurality of mos transistors are equal to each other.
|
1. A resistor-string digital/analog converter circuit converting a digital signal into an analog signal, the circuit comprising:
a plurality of resistors configured to divide a predetermined voltage;
a plurality of mos transistors configured to divide a voltage generated across one resistor of the plurality of resistors;
a control circuit configured to control a connection between the one resistor and the plurality of mos transistors so as to supply to the plurality of mos transistors the voltage generated across the one resistor; and
a gate potential generating circuit configured to generate a plurality of mutually different gate potentials that increase or decrease in the order of connection of the plurality of mos transisitors and supply the plurality of generated gate voltages, respectively, to a plurality of gates of the plurality of mos transistors so as to make the resistance values of mos resistance of the plurality of mos transistors equal to each other.
16. A semiconductor device including a resistor-string digital/analog converter circuit configured to convert a digital signal into an analog signal, the semiconductor device comprising:
a plurality of resistors configured to divide a predetermined voltage;
a plurality of mos transistors configured to divide a voltage generated across one resistor of the plurality of resistors;
a control circuit configured to control a connection between the one resistor and the plurality of mos transistors so as to supply to the plurality of mos transistors the voltage generated across the one resistor; and
a gate potential generating circuit configured to generate a plurality of mutually different gate potentials that increase or decrease in the order of connection of the plurality of mos transistors and supply the plurality of generated gate voltages, respectively, to a plurality of gates of the plurality of mos transistors so as to make the resistance values of mos resistance of the plurality of mos transistors equal to each other.
17. A semiconductor device including a resistor-string digital/analog converter circuit configured to control a digital signal into an analog signal, the semiconductor device comprising:
an input unit configured to receive the digital signal;
a plurality of resistors configured to divide a predetermined voltage;
a plurality of mos transistors configured to divide a voltage generated across one resistor of the plurality of resistors;
a gate potential generating circuit configured to generate a plurality of mutually different gate potentials that increase or decrease in the order of connection of the plurality of mos transistors and supply the plurality of generated gate voltages, respectively, to a plurality of gates of the plurality of mos transistors so as to make the resistance values of mos resistance of the plurality of mos transistors equal to each other;
a control logic circuit configured to control a connection between the one resistor and the plurality of mos transistors so as to supply the voltage generated across the one resistor to the plurality of mos transistors by selecting, according to higher-order bits of the digital signal, the one resistor and connecting both ends of the one resistor selected, respectively, to the plurality of mos transistors; and
an output unit configured to output as the analog signal a source voltage or a drain voltage of one mos transistor of the plurality of mos transistors which is selected according to lower-order bits of the digital signal.
2. The resistor-string digital/analog converter circuit according to
3. The resistor-string digital/analog converter circuit according to
4. The resistor-string digital/analog converter circuit according to
the control circuit selects, according to higher-order bits of the digital signal, the one resistor, and controls the connection so as to connect both ends of the one resistor selected to the plurality of mos transistors via one of the two mos transistors, respectively; and
the analog signal outputted is a source or drain voltage signal of one mos transistor of the plurality of mos transistors which is selected according to lower-order bits of the digital signal.
5. The resistor-string digital/analog converter circuit according to
6. The resistor-string digital/analog converter circuit according to
the gate potential generating circuit is a circuit having the plurality of level shift circuits connected in series; and
the control circuit controls the connection so as to connect one end of the one resistor selected to one end of the circuits connected in series.
7. The resistor-string digital/analog converter circuit according to
8. The resistor-string digital/analog converter circuit according to
9. The resistor-string digital/analog converter circuit according to
the control circuit selects, according to higher-order bits of the digital signal, the one resistor, and controls the connection so as to connect both ends of the one resistor selected to the plurality of mos transistors via the two mos transistors, respectively; and
the analog signal outputted is a source or drain voltage signal of one mos trasistor of the plurality of mos transistors which is selected according to lower-order bits of the digital signal.
10. The resistor-string digital/analog converter circuit according to
11. The resistor-string digital/analog converter circuit according to
12. The resistor-string digital/analog converter circuit according to
the gate potential generating circuit is a circuit having the plurality of level shift circuits connected in series; and
the control circuit controls the connection so as to connect one end of the one resistor selected to one end of the circuits connected in series.
13. The resistor-string digital/analog converter circuit according to
14. The resistor-string digital/analog converter circuit according to
the gate potential generating circuit is a circuit having the plurality of level shift circuits connected in series; and
the control circuit changes, according to selection of the one resistor, the polarity of potential generated in the circuits connected in series to supply to each gate of the plurality of mos transistors a gate voltage corresponding to selection of the one resistor.
15. The resistor-string digital/analog converter circuit according to
the gate potential generating circuit is a circuit including two transistors constituting a differential pair and a plurality of resistors connected in series connected to one of the two transistors; and
the control circuit changes, according to selection of the one resistor, the polarity of potential generated in the gate potential generating circuit to supply to each gate of the plurality of mos transistors a gate voltage corresponding to selection of the one resistor.
18. The semiconductor device according to
19. The semiconductor device according to
20. The semiconductor device according to
|
This application is based upon and claims the benefit of priority from the prior Japanese Patent Application No. 2005-256822 filed on Sep. 5, 2005; the entire contents of which are incorporated herein by reference.
1. Field of the Invention
The present invention relates to a resistor-string digital/analog converter circuit and a semiconductor device including the same circuit, and more particularly to a resistor-string digital/analog converter circuit using MOS resistance as interpolation resistance, and a semiconductor device including the same circuit.
2. Description of Related Art
As one sort of digital/analog converter circuit (hereinafter, “D/A” for short), there has hitherto been known a resistor-string D/A converter circuit (R-DAC). In the resistor-string D/A converter circuit, a plurality of resistors connected in series are used and an analog voltage is extracted from a voltage dividing point corresponding to an input digital signal, whereby D/A conversion is performed. Generally, in the resistor-string digital/analog converter circuit, resolution is sometimes improved using interpolation resistance.
There has been proposed a technique by which, when a plurality of MOS resistances are used as the interpolation resistance, in order to reduce the variation in MOS resistance value ascribable to body effect, a source potential of one MOS transistor among the interpolation resistances is monitored to vary the gate potential of each MOS transistor (for example, refer to U.S. Pat. No. 5,943,000).
More specifically, the source potential (Vpol) of one MOS transistor of the interpolation resistances are monitored and the gate potential (Vgate) created based on the source potential (Vpol) monitored is supplied to the gate of all the MOS transistors. Accordingly, the technique according to the proposal reduces the variation in MOS resistance value caused by a variation in position to which the MOS transistors are connected, thereby improving linearity of D/A conversion.
However, in the technique according to the proposal, the source potential differs between each MOS transistor, and MOS resistance value is in inverse proportion to the difference between gate-source voltage (Vgs) and threshold voltage (Vth). Therefore, the MOS resistance values of the plurality of MOS transistors are not equal to each other, thus causing a problem.
That is, even when the same potential is applied to the gates of all the MOS transistors, since the source potential of each MOS transistor is different, there arises a difference in gate-source voltage (Vgs), causing nonuniformity of MOS resistance values. Consequently, satisfactory linearity of D/A conversion cannot be achieved. Particularly, when a large voltage is applied to the plurality of MOS transistors, the nonuniformity is noticeable.
According to one aspect of the present invention, there is provided a resistor-string digital/analog converter circuit converting a digital signal into an analog signal, the circuit including: a plurality of resistors configured to divide a predetermined voltage; a plurality of MOS transistors configured to divide a voltage generated across one resistor of the plurality of resistors; a control circuit configured to control a connection between the one resistor and the plurality of MOS transistors so as to supply to the plurality of MOS transistors the voltage generated across the one resistor; and a gate potential generating circuit configured to generate a plurality of mutually different gate potentials and supply the plurality of generated gate voltages, respectively, to a plurality of gates of the plurality of MOS transistors so as to make the resistance values of MOS resistance of the plurality of MOS transistors equal to each other.
According to one aspect of the present invention, there is provided a semiconductor device including a resistor-string digital/analog converter circuit converting a digital signal into an analog signal, the semiconductor device including: a plurality of resistors configured to divide a predetermined voltage; a plurality of MOS transistors configured to divide a voltage generated across one resistor of the plurality of resistors; a control circuit configured to control a connection between the one resistor and the plurality of MOS transistors so as to supply to the plurality of MOS transistors the voltage generated across the one resistor; and a gate potential generating circuit configured to generate a plurality of mutually different gate potentials and supply the plurality of generated gate voltages, respectively, to a plurality of gates of the plurality of MOS transistors so as to make the resistance values of MOS resistance of the plurality of MOS transistors equal to each other.
According to one aspect of the present invention, there is provided a semiconductor device including a resistor-string digital/analog converter circuit converting a digital signal into an analog signal, the semiconductor device including: an input unit configured to receive the digital signal; a plurality of resistors configured to divide a predetermined voltage; a plurality of MOS transistors configured to divide a voltage generated across one resistor of the plurality of resistors; a gate potential generating circuit configured to generate a plurality of mutually different gate potentials and supply the plurality of generated gate voltages, respectively, to a plurality of gates of the plurality of MOS transistors so as to make the resistance values of MOS resistance of the plurality of MOS transistors equal to each other; a control logic circuit configured to control a connection between the one resistor and the plurality of MOS transistors so as to supply the voltage generated across the one resistor to the plurality of MOS transistors by selecting, according to higher-order bits of the digital signal, the one resistor and connecting both ends of the one resistor selected, respectively, to the plurality of MOS transistors; and an output unit configured to output as the analog signal a source voltage or a drain voltage of one MOS transistor of the plurality of MOS transistors which is selected according to lower-order bits of the digital signal.
Embodiments of the present invention will be described below with reference to the drawings.
The D/A converter circuit 1 further includes an input unit 6 configured to receive a digital signal IN to be converted into an analog signal and an output unit 7 configured to output the analog signal. A signal of higher-order 3 bits (hereinafter referred to as “higher-order bit 6a”) of digital signal IN from the input unit 6 is supplied to the control logic circuit 2 via a signal line 6c; a signal of lower-order 3 bits (hereinafter referred to as “lower-order bit 6b”) is supplied to the multiplexer 5 via a signal line 6d. As described later, higher-order bit 6a is used to select which dividing voltage by the plurality of resistors to use, and lower-order bit 6b is used to select which dividing voltage by the plurality of MOS transistors to use.
In the D/A converter circuit 1, a predetermined processing described later is performed and an output signal OUT corresponding to digital signal IN is thereby outputted from the multiplexer 5.
Upon receipt of the digital signal of higher-order bit 6a, the control logic circuit 2 outputs various necessary selection signals at predetermined timing. The selection signals outputted from the control logic circuit 2 will be described later.
The voltage dividing circuit 3 includes a resistance string unit constituted of a plurality of resistors connected in series, i.e., a resistor group 11. Here, the resistor group 11 includes eight resistors R0 to R7. A predetermined voltage is applied across the resistor group 11; higher voltage Vpos from a high potential power source is supplied to the one end, and lower voltage Vneg from a low potential power source is supplied to the other end. The eight resistors R0 to R7 each have the same resistance value, and when voltage Vpos and voltage Vneg are supplied across the resistor group 11, the same voltage VR being a dividing voltage occurs across each resistor. A dividing voltage corresponding to digital signal IN is selected from among the voltage between both-end nodes of the resistor group 11 and voltages of plurality of connection nodes disposed between the resistors.
The voltage dividing circuit 3 further includes a MOS transistor group as interpolation resistors (hereinafter referred to as interpolation use MOS transistor group) 12 constituting interpolation resistance. The interpolation use MOS transistor group 12 includes a plurality of MOS transistors Mb, Mc, Md, Me, Mf and Mg. The plurality of MOS transistors Mb, Mc, Md, Me, Mf and Mg are connected to in series so that the source and drain are mutually connected.
The voltage dividing circuit 3 includes a connection switch group for selecting the connection to the interpolation resistors (hereinafter referred to as interpolation resistance connection use connection switch group) 13 for selecting which of the resistors of the resistor group 11 is connected to the MOS interpolation resistance. The interpolation resistance connection use connection switch group 13 is constituted of a plurality of connection switches for connecting to the interpolation use MOS transistor group 12, one of the resistors of the resistor group 11. That is, one resistor is selected by the connection switch group 13 to supply a voltage generated across the resistor to the interpolation use MOS transistor group 12. A plurality of connection switches 13-0 to 13-8 (hereinafter, simply referred to as “13-k” (k being any of 0 to 8)) constituting the connection switch group 13 are each composed of a pair of N channel MOS transistors. Each of the plurality of connection switches 13-k of the connection switch group 13 are connected to a respective end of the resistor group 11.
All the pairs of N channel MOS transistors are MOS transistors M0a and M0h, M1a and M1h, M2a and M2h, M3a and M3h, M4a and M4h, M5a and M5h, M6a and M6h, M7a and M7h, and M8a and M8h.
The source of N channel MOS transistor Ma and the drain of N channel MOS transistor Mh of each pair are connected to each other. Connection nodes A0 being the connection points therebetween are connected to the both end nodes of the resistor group 11 and connection nodes B0 to B8 between each resistor, respectively.
More specifically, to the connection node B0 of the resistor R0 connected to voltage Vneg, there are connected the source of the N channel MOS transistor M0a and the drain of the MOS transistor M0h, the transistors M0a and M0h constituting one pair. To the connection node B1 between the resistors R0 and R1, there are connected the source of the N channel MOS transistor M1a and the drain of the MOS transistor M1h, the transistors M1a and M1h constituting one pair. In like manner, to the connection nodes between each resistor, there are connected the source of one N channel MOS transistor and the drain of the other N channel MOS transistor, the two transistors constituting one pair. To the connection node B8 of the resistor R7 connected to voltage Vpos, there are connected the source of the N channel MOS transistor M8a and the drain of the MOS transistor M8h, the transistors M8a and M8h constituting one pair.
The drains of the MOS transistors M0a, M1a, M2a, M3a, M4a, M5a, M6a, M7a and M8a each being one MOS transistor constituting each connection switch 13-k are connected to each other. A common connection node A1 to which each of the above drains are connected is connected to the source of the MOS transistor Mb. Also, the sources of the MOS transistors M0h, M1h, M2h, M3h, M4h, M5h, M6h, M7h, and M8h each being the other MOS transistor constituting each connection switch 13-k are connected to each other. A common connection node A7 to which each of the above sources are connected is connected to the drain of the MOS transistor Mg.
Also, the connection nodes A1 to A6 on the source side of the plurality of MOS transistors Mb, Mc, Md, Me, Mf and Mg and the above connection nodes A0 and A7 are connected to an input unit of the multiplexer 5.
It should be noted that the plurality of these MOS transistors Mb, Mc, Md, Me, Mf and Mg and the MOS transistors of the connection switch group 13 constitute the interpolation resistance with respect to the resistor group 11. That is, the MOS transistors M0a to M8a and M0h to M8h, constituting the connection switch group are each a switch for selecting a connection between the MOS transistor group 12 and the resistor group 11; MOS resistance being a resistance when turned on (so-called ON resistance) acts as part of the interpolation resistance.
Also, the voltage dividing circuit 3 includes a connection switch group for selecting the potential to be monitored (hereinafter referred to as potential monitoring use connection switch group) 14 for the purpose of supplying each connection node in the lower potential side of each resistor of the resistor group 11 to the gate potential generating circuit 4 described later. The potential monitoring use connection switch group 14 includes a plurality of connection switches sw0 to sw7. When one connection switch swi (i being any of 0 to 7) of the connection switch group 14 is selected to be turned on and the other switches are turned off, potential Vs generated at one end in the lower potential side of a resistor selected from among the plurality of resistors is supplied to the input terminal of the gate potential generating circuit 4. A selection signal for selecting one from among the plurality of connection switches sw0 to sw7 is supplied from the control logic circuit 2 via a signal line not shown.
The gate potential generating circuit 4 has a plurality of level shift circuits LS1 to LS8 connected in series. To one end on the lower potential side of the plurality of level shift circuits LS1 to LS8, there is supplied potential Vs of a connection node connected when one connection switch swi is selected from among the connection switch group 14 and turned on. For example, in
Potential Vs supplied to the input terminal of the plurality of level shift circuits LS1 to LS8 is shifted by predetermined potential VLS1 by the first-stage level shift circuit LS1. The level shift circuit LS1 supplies to the following-stage level shift circuit LS2, potential Va being the result of being shifted by predetermined potential VLS1 from potential Vs. The level shift circuit LS2 shifts the received potential Va by predetermined potential VLS2 and supplies to the following-stage level shift circuit LS3, potential Vb being the result of being shifted by predetermined potential VLS2 from potential Va. In like manner, each level shift circuit shifts a potential being the result of being level-shifted at a previous stage by predetermined potential VLS3, VLS4, VLS5, VLS6, VLS7 respectively and then supplies to a following-stage level shift circuit, the potential Vc, Vd, Ve, Vf, Vg being the result of being shifted. The final-stage level shift circuit LS8 outputs potential Vh being the result of being shifted by predetermined potential VLS8. Potentials VLS1 to VLS8 are supplied to respective gates of predetermined MOS transistors, each potential being a voltage required for turning on the respective MOS transistors.
As described above, the level shift circuits LS1 to LS8 each level-shift a received potential by a predetermined potential and generates potentials Va to Vh different from each other, respectively.
The output potential Va of the first-stage level shift circuit LS1 and the output potential Vh of the final-stage level shift circuit LS8 are supplied to the control logic circuit 2. Potential Va being the result of being level-shifted is supplied to one gate of one MOS transistor M0a to M8a of the connection switch 13-k selected by the control logic circuit 2. The potential Vh being the result of being level-shifted is supplied to one gate of the other MOS transistor M0h to M8h of the connection switch 13-k selected by the control logic circuit 2. The MOS transistors M0a to M8a and M0h to M8h not selected receive at the gate thereof no potential for turning on each MOS transistor and are in an OFF state.
Potentials Vb to Vg being the result of being level-shifted are supplied to the gate of the plurality of MOS transistors Mb to Mg, respectively.
It should be noted that, by use of the control logic circuit 2, there are set and preliminarily determined a switch swi to be turned on according to higher-order bit 6a and a combination of MOS transistors to be supplied with potentials Va and Vh generated in the gate potential generating circuit 4.
As a result, the above potentials are supplied to the gate of the plurality of MOS transistors M5a, Mb to Mg, and M6h, respectively, so the MOS transistors are turned on. According to the MOS transistors turned on, voltage VR applied to the resistor R5 of the resistor group 11 is divided by the eight MOS transistors. With potential Vs of the connection node being a lower potential side reference potential, voltage VR is divided by eight.
The eight dividing voltages being the result of voltage dividing by the eight MOS transistors appear at the connection nodes A0 to A7. The eight voltages of the connection nodes A0 to A7 are supplied as the input voltage to the multiplexer 5 via lines not shown. According to lower-order bit 6b, the multiplexer 5 outputs as an analog signal, one of the voltages of the connection nodes A0 to A7.
The connection node A0 is the same as any of the connection nodes B0 to B8. Thus, as the voltage of the connection node A0, one is selected from among the potentials of the connection nodes B0 to B8 and supplied to the multiplexer 5.
Next, the operation of the circuit shown in
When a digital signal is supplied to the input unit 6, higher-order bit 6a and lower-order bit 6b are supplied to the control logic circuit 2 and the multiplexer 5, respectively.
According to higher-order bit 6a, the control logic circuit 2 outputs a selection signal for selecting one connection switch swi to be turned on from among the connection switch group 14. Here, for example, as shown in
When potential Vs is supplied to the level shift circuit LS1, as described above, the level shift circuit LS1 generates potential Va being the result of being level-shifted by predetermined potential VLS1. The level shift circuit LS2 generates a potential being the result of being level-shifted by predetermined potential VLS2 from potential Va. In like manner, the level shift circuits LS3 to LS8 also generate a potential being the result of being level-shifted by predetermined potentials VLS3 to VLS8, respectively, from a received potential.
Potential Va being the result of being level-shifted and outputted from the level shift circuit LS1 is supplied to the control logic circuit 2. The control logic circuit 2 selects, according to higher-order bit 6a received, one MOS transistor of the connection switch 13-k of the interpolation resistance connection use connection switch group 13 to which received potential Va is to be supplied, and supplies potential Va to the gate of the selected MOS transistor. Here, potential Va is supplied to the gate of the MOS transistor M5a via one of the signal lines 2a. Potential Va is a voltage required for turning on the MOS transistor M5a.
Potentials Vb to Vg outputted from the level shift circuits LS2 to LS7 are supplied to respective gates of the plurality of MOS transistors Mb to Mg. Potentials Vb to Vg also turn on the plurality of MOS transistors Mb to Mg, respectively.
Potential Vh being the result of being level-shifted and outputted from the level shift circuit LS8 is supplied to the control logic circuit 2. The control logic circuit 2 selects, according to higher-order bit 6a received, the other MOS transistor of the connection switch 13-k of the connection switch group 13 to which received potential Vh is to be supplied, and supplies potential Vh to the gate of the selected MOS transistor. Here, potential Vh is supplied to the gate of the MOS transistor M6h via one of the signal lines 2b. Potential Vh turns on the MOS transistor M6h.
Among the interpolation resistance connection use connection switch group 13, the gate of MOS transistor not selected receives no potential required for turning on at each gate, so the MOS transistor is in an OFF state. More specifically, the MOS transistors M5a and M6h selected are turned on and the other MOS transistors are all in an OFF state, whereby the MOS interpolation resistance is connected to both ends of the resistor R5.
Here, an example is described in which the control logic circuit 2 supplies, according to higher-order bit 6a, a selection signal to the connection switch sw5 to be turned on from among the connection switch group 14, and potentials Va and Vh are supplied to the gate of the MOS transistors M5a and M6h, respectively. As described above, in the control logic circuit 2, according to higher-order bit 6a received, there are set a connection switch preliminarily selected, and the MOS transistors to be supplied, respectively, with potentials Va and Vh.
As a combination of MOS transistors in the connection switch group 13 with respect to the connection switch swi, there are a combination of M0a and M1h with respect to the connection switch sw0, a combination of M1a and M2h with respect to the connection switch sw1, a combination of M2a and M3h with respect to the connection switch sw2, a combination of M3a and M4h with respect to the connection switch sw3, a combination of M4a and M5h with respect to the connection switch sw4, a combination of M5a and M6h with respect to the connection switch sw5, a combination of M6a and M7h with respect to the connection switch sw6, and a combination of M7a and M7h with respect to the connection switch sw7.
To the gate of each MOS transistor selected from among the plurality of MOS transistors M0a to M8a and M0h to M8h, and to each gate of the MOS transistors Mb to Mg, there are supplied potentials which each turn on the MOS transistors and which are the result of being level-shifted on the basis of the potential of the selected connection node, in this instance, of the connection node B5.
In the gate potential generating circuit 4, there is generated potential Va being the result of being level-shifted by voltage (Vgsa) required for turning on the MOS transistor M5 from potential Vs and further, there are generated potentials Vb to Vh being the result of being level-shifted by a value obtained by dividing voltage VR applied to the resistor R5 by eight. The generated potentials are supplied as the gate potential of the MOS transistors Mb to Mg and M6h, respectively. In the present embodiment, since 3 bits are used, voltage VR is divided by eight, but in the case of n bits, voltage VR is divided by 2n.
As a result, each drain-source voltage Vds of the MOS transistors acting as the interpolation resistance becomes ideally constant (VR/8). This means that the source potentials of each MOS transistor are different from each other by VR/8. Thus, in the circuit configuration, the gate potentials of the MOS transistors acting as the interpolation resistance are each level-shifted by VR/8, and the gate-source voltages (Vgs) of all the MOS transistors are made equal to each other, whereby linearity of D/A conversion is improved.
More specifically, on the basis of a dividing voltage determined by the selected connection switch swi of the connection switch group 14 and generated by the plurality of resistors 111, a plurality of gate potentials different from each other are supplied to the gate of the respective MOS transistors so that the resistance values of MOS resistance of the respective MOS transistors are equal to each other.
Consequently, the gate-source voltages (Vgs) of each MOS transistor are equal to each other, and thus each MOS resistance value is uniform. As a result, D/A conversion is performed with excellent linearity.
The gate potential generating circuit 4 may have any circuit configuration as long as it implements the above function.
More specifically, the drain of the MOS transistor M11 is connected to one end of the resistor group 22, in this instance, the resistor r1. The drain of the MOS transistor M10 is connected to the source of the MOS transistor M11. The MOS transistors M10 and M11 are diode-connected to each other (i.e., the gate and drain are connected).
The MOS transistors M9 and M10 are equal in gate length and gate width. The resistors r1 to r7 of the resistor group 22 have the same resistance value. The resistance value of each resistor is assumed to be r=(VR/8)/I. From both end nodes of the resistor group 22 and connection nodes between each resistor, as shown in
Next, the operation of the gate potential generating circuit 4A will now be described.
When potential Vs is supplied from the voltage dividing circuit 3 to the gate of the MOS transistor M9, the MOS transistors M9 and M10 operate as a differential pair. The same amount of current (i.e., current quantity I) flows through the MOS transistors M9 and M10, and the source potentials of these transistors are equal. Consequently, the gate voltage and drain voltage of the MOS transistor M10 are equal to potential Vs.
The gate potential and drain potential of the MOS transistor M11 connected in series to the MOS transistor M10 become gate potential Va which turns on a MOS transistor having source potential Vs (in the example of
Then, with potential Va being a lower side reference potential, from the connection nodes between each resistor of the resistor group 22, there are generated potentials Vb to Vg in order of lower potential. At the higher-side end of the resistor group 22, there is generated potential Vh. As described above, since the resistance value of each resistor of the resistor group 22 is set to r=(VR/8)/I, potentials Vb to Vh are each the result of being level-shifted by potential VR/8 from potential Va.
Consequently, according to the circuit configuration of
The voltage dividing circuit 3A includes an interpolation use MOS transistor group 12A constituting an interpolation resistance. The interpolation use MOS transistor group 12A includes a plurality of MOS transistors Mb, Mc, Md, Me, Mf and Mg. The plurality of MOS transistors Mb, Mc, Md, Mc, Mf and Mg are connected in series so that the source and drain are mutually connected.
To each gate of the plurality of MOS transistors Mb, Mc, Md, Me, Mf and Mg, there are connected two switches to allow two potentials to be selectively received. To the MOS transistor Mb, there are connected two switches swb1 and swb2. To the MOS transistor Mc, there are connected two switches swc1 and swc2. In like manner, to the MOS transistors Md, Me, Mf and Mg, there are connected two switches swd1 and swd2, swe1 and swe2, swf1 and swf2, and swg1 and swg2, respectively.
Further, the voltage dividing circuit 3A includes an interpolation resistance connection use connection switch group 13A for selecting which of the resistors of the resistor group 11 is connected to the MOS interpolation resistance. The interpolation resistance connection use connection switch group 13A is constituted of a plurality of connection switches for connecting to the interpolation use MOS transistor group 12, one of the resistors of the resistor group 11. The plurality of connection switches 13A-0 to 13A-8 (hereinafter, simply referred to as “13A-k” (k being any of 0 to 8)) of the connection switch group 13A are each composed of one N channel MOS transistor.
In the first embodiment, with respect to the both end nodes of the resistor group 11 and the connection nodes between each resistor, the connection switches 13-k for interpolation resistance connection each use two MOS transistors. However, in the present embodiment, the polarity (i.e., the flowing current direction) of the interpolation use MOS transistor group 12A when connected is switched. Thus, the connection switches 13A-k of the interpolation resistance connection use connection switch group 13A each use only one MOS transistor.
Consequently, due to the switching of the polarity of the interpolation use MOS transistor group 12A when connected, to each gate of the interpolation use MOS transistor group 12A, there are provided the aforementioned two switches swj1 and swj2 (j being any of b, c, d, e, f and g) acting as the switch for changing the gate voltage according to the polarity thereof.
The connection switches 13A-k for interpolation resistance connection are MOS transistors M0 to M8, respectively, and act as the switch for changing the connection between the both end nodes of the resistor group 11 and a plurality of connection nodes between each resistor and the MOS transistors Mb to Mg being MOS interpolation resistances. The connection switches 13A-k themselves also act as part of the MOS interpolation resistance.
The gate potential generating circuit 4B of
The operation will be described below when the interpolation resistance is connected to the resistor R5. In this case, the MOS transistors Mb and Mg are turned on, and the other MOS transistors for interpolation resistance connection are all turned off. Consequently, the interpolation resistance is connected to both ends of the resistor R5.
Here, an example is described in which the control logic circuit 2A supplies, according to higher-order bit 6a, a selection signal to the connection switch sw5 to be turned on from among the connection switch group 14, and potentials Va and Vh are supplied to the gates of the MOS transistors M5 and M6, respectively. As described above, in the control logic circuit 2A, according to higher-order bit 6a received, there are set a connection switch preliminarily selected and the MOS transistors to be supplied, respectively, with potentials Va and Vh.
As a combination of MOS transistors to be supplied with potentials Va and Vh, in the connection switch group 13 with respect to the connection switch swi, there are a combination of M0 and M1 with respect to the connection switch sw0, a combination of M1 and M2 with respect to the connection switch sw1, a combination of M2 and M3 with respect to the connection switch sw2, a combination of M3 and M4 with respect to the connection switch sw3, a combination of M4 and M5 with respect to the connection switch sw4, a combination of M5 and M6 with respect to the connection switch sw5, a combination of M6 and M7 with respect to the connection switch sw6, and a combination of M7 and M8 with respect to the connection switch sw7.
First, among the connection switches sw0 to sw7, the connection switch sw5 is turned on, and a potential at the lower potential side end of the resistor R5, i.e., the source potential Vs of the MOS transistor M5 is supplied to the input terminal of the gate potential generating circuit 4B of
In the gate potential generating circuit 4B, there is generated potential Va being the result of being level-shifted by a voltage (Vgsa) required for turning on the MOS transistor M5 from potential Vs. Potential Va is supplied to the gate of the MOS transistor M5 via the control logic circuit 2A.
Further, in the gate potential generating circuit 4B, there are generated potentials Vb to Vh being the result of being level-shifted by a value obtained by dividing voltage VR applied across the resistor R5 by eight from the value of potential Va.
The control logic circuit 2A turns on the connection switches swb1 to swg1 and turns off swb2 to swg2, whereby potentials Vb to Vg are supplied to the gate of the MOS transistors Mb to Mg, respectively. Also, potential Vh is supplied to the gate of the MOS transistor M6 via the control logic circuit 2A. As a result, in
As a result, the above potentials are supplied to the gate of the plurality of MOS transistors M5, Mb to Mg, and M6, respectively, so the MOS transistors are turned on. Due to the MOS transistors being turned on, voltage VR applied to the resistor R5 of the resistor group 11 is divided by the eight MOS transistors. With potential Vs of the connection node being a lower potential side reference potential, voltage VR is divided by eight.
At this time, the value of potential Va varies according to the lower side reference potential Vs, and potentials Vb to Vh resulted from being level-shifted by VR/8 from potential Va are supplied to the gate of the MOS transistors Mb to Mg and M6, respectively.
When the interpolation resistance is connected to the resistor R6, the MOS transistors M6 and M7 are turned on, and the other MOS transistors for interpolation resistance connection are all turned off, whereby the interpolation resistance is connected to both ends of the resistor R6.
The polarity of interpolation resistance connection is changed, so potentials Vh and Va are supplied to the gate of the MOS transistors M6 and M7, respectively, and when the switches swb1 to swg1 are turned off and the switches swb2 to swg2 are turned on, potentials Vb to Vh are supplied to the gate of the MOS transistors Mb to Mg, respectively. As a result, in
As a result, the above potentials are supplied to the gates of the plurality of MOS transistors M6, Mg to Mb, and M7, respectively, so that the MOS transistors are turned on. Due to the MOS transistors being turned on, voltage VR applied to the resistor R6 of the resistor group 11 is divided by the eight MOS transistors. With potential Vs of the connection node being a lower potential side reference potential, voltage VR is divided by eight.
At this time, the value of potential Vh varies according to the lower side reference potential Vs, and potentials Vb to Vg and Va resulted from being level-shifted by VR/8 from potential Vh are supplied to the gate of the MOS transistors Mg to Mb and M7, respectively.
It should be noted that the ON/OFF control of the switches swb1 to swg1 and swb2 to swg2 is performed by the control logic circuit 2A. The control logic circuit 2A changes, according to selection of a resistor of the resistor group 11, the polarity of connection of the interpolation use MOS transistor group 12A. In the case of
As described above, according to the present embodiment, also, nonuniformity of resistance value of each MOS resistance acting as MOS interpolation resistance is reduced and linearity of D/A conversion is improved. Further, the polarity of connection of the interpolation use MOS transistor group 12A is changed depending on a resistor selected from among the resistor group 11, so the connection switches 13A-k of the interpolation resistance connection use connection switch group 13A each use only one MOS transistor, thus simplifying the circuit configuration.
It should be noted that in the present embodiment, instead of the gate potential generating circuit 4B of
The voltage dividing circuit 3B includes a MOS transistor group 12B constituting an interpolation resistance. The MOS transistor group 12B includes a plurality of MOS transistors Mb, Mc, Md, Me, Mf and Mg. The plurality of MOS transistors Mb, Mc, Md, Me, Mf and Mg are connected in series so that the source and drain are mutually connected.
To each gate of the plurality of MOS transistors Mb, Mc, Md, Me, Mf and Mg, there are supplied potentials Vb to Vg generated in the gate potential generating circuit 4C of
Further, the voltage dividing circuit 3B includes an interpolation resistance connection use connection switch group 13A for selecting which of the resistors of the resistor group 11 is connected to the MOS interpolation resistance. The interpolation resistance connection use connection switch group 13A is constituted of a plurality of connection switches for connecting one of the resistors of the resistor group 11 to the interpolation use MOS transistor group 12. The plurality of connection switches 13A-0 to 13A-8 of the connection switch group 13A are each composed of one N channel MOS transistor.
In the second embodiment, depending on the change of the polarity of the interpolation use MOS transistor group 12A when connected, the gate potential of the interpolation use MOS transistor is changed. Consequently, the connection switches 13A-k of the interpolation resistance connection use connection switch group 13A each use only one MOS transistor. By contrast, in the present embodiment, the polarity of the potential generated in the gate potential generating circuit 4C is changed, whereby the switch for changing the gate potential of the interpolation use MOS transistor shown in the second embodiment can be omitted.
The connection switches 13A-k for interpolation resistance connection are MOS transistors M0 to M8, respectively, and act as the switch for changing the connection between the both end nodes of the resistor group 11 and a plurality of connection nodes between each resistor and the MOS transistors Mb to Mg being the MOS interpolation resistances. The connection switches 13A-k themselves also act as part of the MOS interpolation resistance.
Among the MOS transistors M0 to M8, potential Va is supplied to any one of the gates of the MOS transistors M1, M3, M5 and M7; potential Vh is supplied to any one of the gates of the MOS transistors M0, M2, M4, M6 and M8.
The gate potential generating circuit 4C of
The operation when the interpolation resistance is connected to the resistor R5 will be described below. In this case, the MOS transistors M5 and M6 are turned on, and the other MOS transistors for interpolation resistance connection are all turned off. Consequently, the interpolation resistance is connected to both ends of the resistor R5.
The control logic circuit 2B supplies, according to higher-order bit 6a, a selection signal to the connection switch sw5 to be turned on from among the connection switch group 14. At the same time, the control logic circuit 2B turns on the switch sw9 to close and turns off the switch sw10 to open.
When the switch sw5 is turned on, the source potential Vs of the MOS transistor M5 is supplied to the connection node C0 of
In the gate potential generating circuit 4C, the switch sw9 is in an ON state and the switch sw10 is in an OFF state. Thus, potential Va being the result of being level-shifted by a voltage (Vgsa) required for turning on the MOS transistor M5 from potential Vs is generated by the level shift circuit LS1 and supplied to the gate of the MOS transistor M5 via the control logic circuit 2B.
In the gate potential generating circuit 4C, potentials Vb to Vh being the result of being sequentially level-shifted by a value obtained by dividing voltage VR applied to the resistor R5 by eight from potential Va are generated by the level shift circuits LS2 to LS8, and are supplied as the gate potential of Mb to Mg and M6, respectively, directly or via the control logic circuit 2B. As a result, in
Here, an example is described in which the control logic circuit 2B supplies, according to higher-order bit 6a, a selection signal to the connection switch sw5 to be turned on from among the connection switch group 14, and potentials Va and Vh are supplied to the gate of the MOS transistors M5 and M6, respectively. As described above, in the control logic circuit 2, according to higher-order bit 6a received, there are preliminarily set a connection switch swi preliminarily selected, and which of the switches sw9 and sw10 is turned on/off, and further a combination of MOS transistors to be supplied, respectively, with potentials Va and Vh.
Consequently, when the connection switch sw5 is turned on, the lower potential side potential of the resistor R5, i.e., the source potential Vs of the MOS transistor M5 is supplied to the connection node C0 of the gate potential generating circuit 4C. That is, the source potential Vs of the MOS transistor M5 is monitored by the gate potential generating circuit 4C. As a result, in
The operation will now be described when the interpolation resistance is connected to the resistor R6. When the interpolation resistance is connected to the resistor R6, the MOS transistors M6 and M7 are turned on, and the other MOS transistors for interpolation resistance connection are all turned off. Consequently, the interpolation resistance is connected to both ends of the resistor R6.
The control logic circuit 2B supplies, according to higher-order bit 6a, a selection signal to the connection switch sw6 to be turned on from among the connection switch group 14. At the same time, the control logic circuit 2B turns on the switch sw10 to close and turns off the switch sw9 to open.
When the switch sw6 is turned on, the source potential Vs of the MOS transistor M6 is supplied to the connection node C0 of
In the gate potential generating circuit 4C, the switch sw10 is in an ON state and the switch sw9 is in an OFF state. Thus, potential Vh being the result of being level-shifted by a voltage (Vgsh) required for turning on the MOS transistor M6 from potential Vs is generated by the level shift circuit LS9 and supplied to the gate of the MOS transistor M6.
In the gate potential generating circuit 4C, potentials Vg to Va being the result of being sequentially level-shifted by a value obtained by dividing voltage VR applied to the resistor R6 by eight from potential Vh are generated by the level shift circuits LS8 to LS2, and are supplied as the gate potential of Mg to Mb and M7, respectively. As a result, in
That is, in the gate potential generating circuit 4C, when the interpolation resistance is connected to the resistor R5, potentials Va, Vb to Vg and Vh are generated in a manner that potential increases in that order; when the interpolation resistance is connected to the resistor R6, potentials Vh, Vg to Vb and Va are generated in a manner that potential increases in that order. As a result, in
Thus, according to changing of the polarity when the interpolation use MOS transistor group 12B is connected, current direction in the gate potential generating circuit 4C is changed without providing switches for the gates of the interpolation use MOS transistors Mg to Mh, whereby voltage VR applied to the resistors of the resistor group 11 is properly divided, with voltage Vgs of the eight MOS transistors made constant. Here, again, with the connection node potential Vs being the lower potential side reference potential, voltage VR is divided by eight.
As described above, according to the present embodiment, also, nonuniformity of resistance value of each MOS resistance acting as MOS interpolation resistance is reduced and linearity of D/A conversion is improved. Further, according to a resistor selected from among the resistor group 11, the polarity of connection of the interpolation use MOS transistor group 12B is changed, so the connection switches 13A-k of the interpolation resistance connection use connection switch group 13A each use only one MOS transistor, thus simplifying the circuit configuration.
A circuit 32 including a constant current source 23, the resistor group 31, three N channel MOS transistors M13, M14 and M15, and switches sw11, sw12 and sw13 is connected in parallel to a MOS transistor M12. The respective sources of the MOS transistors M12 and M13 are connected to the constant current source 21. The MOS transistors M12 and M13 constitute a differential pair. The constant current source 21 supplies current 21. The constant current source 23 supplies current I to the resistor group 31 via the switch sw13.
The constant current source 23 is connected to the resistor group 31 via the switch sw13. More specifically, the constant current source 23 is connected to one of both ends of the resistor group 31 via the switch sw13. According to switching of the switch sw13, current from the constant current source 23 is supplied to one of the two outputs a and h. When the switch sw13 is switched to the h side, the constant current source 23 is connected to one end of the resistor r17; when the switch sw13 is switched to the a side, the constant current source 23 is connected to one end of the resistor r11.
The a side of the switch sw13 is further connected to the drain of the MOS transistor M14 via the switch sw11. The h side of the switch sw13 is further connected to the drain of the MOS transistor M15 via the switch sw12. The respective sources of the MOS transistors M14 and M15 are connected to the drain of the MOS transistor M13. A connection node C1 between the switches sw13 and sw11 acts as a node for extracting potential Va. A connection node C2 between the switches sw13 and sw12 acts as a node for extracting potential Vh.
The MOS transistors M13, M14 and M15 are diode-connected (i.e., the gate and drain is mutually connected).
The MOS transistors M12 and M13 are equal in gate length and gate width. The MOS transistors M14 and M15 are equal in gate length and gate width. Resistors r11 to r17 of the resistor group 31 have the same resistance value. The resistance value of each resistor is assumed to be r=(VR/8)/I. From both end nodes of the resistor group 31 and connection nodes between each resistor, as shown in
Next, the operation of the gate potential generating circuit 4D will now be described.
When potential Vs is supplied from the voltage dividing circuit 3B to the gate of the MOS transistor M12, the MOS transistors M12 and M13 operate as a differential pair. The same amount of current (i.e., current quantity I) flows through the MOS transistors M12 and M13, and the source potentials of these transistors are equal. Consequently, the gate voltage and drain voltage of the MOS transistor M13 are equal to potential Vs.
As shown in
In the gate potential generating circuit 4D, the switch sw11 is in an ON state and the switch sw12 is in an OFF state. Thus, potential Va being the result of being level-shifted by a voltage (Vgsa) required for turning on the MOS transistor M5 from potential Vs is generated at the connection node C1 by the MOS transistor M14 and supplied to the gate of the MOS transistor M5.
In the gate potential generating circuit 4D, potentials Vb to Vh being the result of being sequentially level-shifted by a value obtained by dividing voltage VR applied to the resistor R5 by eight from potential Va are generated by the resistors r11 to r17 and supplied as the gate potential of Mb to Mg and M6, respectively.
Also, when the interpolation resistance is connected to the resistor R6, the control logic circuit 2B supplies, according to higher-order bit 6a, a selection signal to the connection switch sw6 to be turned on from among the connection switch group 14. At the same time, the control logic circuit 2B turns off the switch sw11 to open and turns on the switch sw10 to close. Further, the control logic circuit 2B changes the switch sw13 to the a side.
In the gate potential generating circuit 4D, the switch sw11 is in an OFF state and the switch sw12 is in an ON state. Thus, potential Vh being the result of being level-shifted by a voltage (Vgsh) required for turning on the MOS transistor M6 from potential Vs is generated at the connection node C2 by the MOS transistor M15 and supplied to the gate of the MOS transistor M6.
In the gate potential generating circuit 4D, potentials Vh to V5 being the result of being sequentially level-shifted by a value obtained by dividing voltage VR applied to the resistor R6 by eight from potential Va are created by the resistors r17 to r11 and supplied as the gate potential of Mg to Mb and M7, respectively.
As described above, in the gate potential generating circuit 4D, gate potential Va or Vh to turn on the MOS transistor is created from potential Vs, and with potential Va or Vh being the lower side reference potential, voltages being the result of being level-shifted by potential VR/8 from potential Va or Vh can be outputted from the connection nodes between each resistor of the resistor group 31.
As described above, according to each of the embodiments described above, dividing voltage Vs is monitored and on the basis of this potential Vs, different gate potentials are created so that the respective gate-source voltages (Vgs) of a plurality of MOS transistors acting as the interpolation resistance are equal to each other. Accordingly, in the D/A converter circuit according to the present embodiment, the variation in MOS resistance value (body effect) ascribable to switching of interpolation resistance connection location can be reduced. At the same time, nonuniformity of each MOS resistance value can also be reduced, allowing improvement of the linearity of D/A conversion. Particularly, when the potential difference across a resistor being the object of interpolation is large, the configuration according to the present embodiment is effective.
It should be noted that in each of the embodiments described above, voltage VR is level-shifted by a value obtained by dividing it by eight corresponding to lower-order three bits. However, when the number of lower-order bits is not three but n, there is used an interpolation resistance using a plurality of MOS transistors so that the level shifting is performed by a value obtained by dividing VR by 2n.
Similarly, when m-bit D/A conversion circuit and n-bit D/A conversion circuit are implemented by a resistor group and an interpolation resistance by MOS resistance, respectively, 2m-number of resistors and 2n-number of MOS transistors are required.
Also, the D/A conversion circuit according to each of the embodiments described above is implemented as a semiconductor device such as a semiconductor chip performing the digital/analog conversion function alone or a semiconductor chip performing the function as well as another function.
Having described the embodiments of the invention referring to the accompanying drawings, it should be understood that the present invention is not limited to those precise embodiments and various changes and modifications thereof could be made by one skilled in the art without departing from the spirit or scope of the invention as defined in the appended claims.
Sakurai, Satoshi, Saito, Asami
Patent | Priority | Assignee | Title |
Patent | Priority | Assignee | Title |
5943000, | Oct 24 1996 | SGS-THOMSON MICROELECTRONICS S R L | Compensated MOS string and DAC employing such a potentiometric string |
6204785, | May 11 1999 | Texas Instruments Incorporated | Auto-calibrating resistor string in a data converter |
6570520, | Aug 29 2000 | Kabushiki Kaisha Toshiba | DA converter |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 05 2006 | Kabushiki Kaisha Toshiba | (assignment on the face of the patent) | / | |||
Sep 29 2006 | SAITO, ASAMI | Kabushiki Kaisha Toshiba | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018443 | /0355 | |
Sep 29 2006 | SAKURAI, SATOSHI | Kabushiki Kaisha Toshiba | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018443 | /0355 |
Date | Maintenance Fee Events |
Sep 22 2011 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 22 2016 | REM: Maintenance Fee Reminder Mailed. |
Sep 09 2016 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 09 2011 | 4 years fee payment window open |
Mar 09 2012 | 6 months grace period start (w surcharge) |
Sep 09 2012 | patent expiry (for year 4) |
Sep 09 2014 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 09 2015 | 8 years fee payment window open |
Mar 09 2016 | 6 months grace period start (w surcharge) |
Sep 09 2016 | patent expiry (for year 8) |
Sep 09 2018 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 09 2019 | 12 years fee payment window open |
Mar 09 2020 | 6 months grace period start (w surcharge) |
Sep 09 2020 | patent expiry (for year 12) |
Sep 09 2022 | 2 years to revive unintentionally abandoned end. (for year 12) |