One or more enhancement mode gan devices has a stress-reduced gate region which interrupts the normally conductive 2deg layer. A piezoelectric film is disposed over the stress-reduced gate region and can be excited to deflect and apply a stress to the stress reduced gate region to reintroduce the conductive 2deg layer in that region and to turn on the device. A depletion mode segment may also be provided.

Patent
   7504679
Priority
Jul 20 2006
Filed
Jul 20 2007
Issued
Mar 17 2009
Expiry
Aug 06 2027
Extension
17 days
Assg.orig
Entity
Large
2
5
all paid
1. An enhancement mode gan fet comprising:
a substrate;
a buffer layer atop said substrate;
a gan layer atop said buffer layer;
an algan layer atop said gan layer to define a conductive 2deg layer at their interface;
an opening in said algan layer to remove the strain which defines the electron gas of said 2deg layer at the bottom of said opening;
a piezoelectric gate disposed in said opening for controllably applying a strain to the unstrained portion of said 2deg layer adjacent said opening;
and source and drain electrodes atop said algan layer and on opposite sides of said opening.
2. The device of claim 1, wherein said opening extends only partially from the top of said algan layer, leaving a thin web of algan atop said gan layer.
3. The device of claim 1, wherein said piezoelectric gate comprises a thin film having a gate electrode on its top surface.
4. The device of claim 2, wherein said piezoelectric gate comprises a thin film having a gate electrode on its top surface.
5. The process of operating a gan fet in the enhancement mode, comprising the removal of stress from a selected region of its 2deg layer to interrupt conduction of current through said 2deg layer and applying a mechanical stress to said selected region to reestablish the 2deg layer in said selected region.
6. The process of claim 5, which includes a piezoelectric film disposed over said selected region for applying said mechanical stress and gate means on said piezoelectric film to cause said film to deflect to produce said mechanical stress in response to the application of a gate voltage to said gate.
7. The enhancement mode gan fet of claim 1, which further includes a termination region surrounding said fet to prevent parallel conduction of current through the 2deg layer external to said enhancement mode gan fet.
8. The enhancement mode gan fet of claim 2, which further includes a termination region surrounding said fet to prevent parallel conduction of current through the 2deg layer external to said enhancement mode gan fet.
9. The enhancement mode gan fet of claim 4, which further includes a termination region surrounding said fet to prevent parallel conduction of current through the 2deg layer external to said enhancement mode gan fet.
10. The enhancement mode gan fet of claim 1, which further includes at least a second identical gan fet laterally displaced from said gan fet and connected in a parallel therewith to increase channel width.
11. The device of claim 10, which further includes a termination region surrounding each of said fets to prevent parallel conduction of current through the 2deg layer external to each of said fets.
12. The enhancement mode fet of claim 1, which further includes at least one depletion mode fet formed in said gan layer and said algan layer which depletion mode fet is laterally displaced from said enhancement mode fet.
13. The enhancement mode fet of claim 7, which further includes at least one depletion mode fet formed in said gan layer and said algan layer which depletion mode fet is laterally displaced from said enhancement mode fet.
14. The enhancement mode fet of claim 10, which further includes at least one depletion mode fet formed in said gan layer and said algan layer which depletion mode fet is laterally displaced from said enhancement mode fet.
15. The enhancement mode fet of claim 11, which further includes at least one depletion mode fet formed in said gan layer and said algan layer which depletion mode fet is laterally displaced from said enhancement mode fet.

This application claims the benefit of U.S. Provisional Application No. 60/807,838, filed Jul. 20, 2006, the entire disclosure of which is incorporated by reference herein.

This invention relates to semiconductor devices and more specifically relates to an enhancement mode GaN FET and to an assembly of such device with depletion mode devices on a common chip or die.

III Nitride semiconductor devices, specifically GaN based switching devices, are well known. Such devices are normally depletion mode devices in which a normally conducting electron gas or 2Deg layer is formed, for example, between a GaN layer and an AlGaN layer atop the GaN layer. A gate structure atop the AlGaN layer is operable to interrupt the normally conducting 2Deg layer to turn off the normally conducting 2Deg or electron gas layer.

It would be very desirable to employ the characteristics of III Nitride devices in a normally off enhancement mode FET or in a power device with a plurality of enhancement mode and depletion mode devices.

In accordance with the invention, a multilayer GaN substrate is fabricated using convention methods. A portion of the strain layer (such as an AlGaN layer atop a GaN layer) is removed, as by etching, in a gate region, to remove the strain in that region, and hence suppress the electron gas under the etched region, thus interrupting the lateral conduction path through the 2Deg layer. A piezoelectric film is then deposited into the etched region and is patterned. Conventional metallizing and patterning processes are used to form the necessary source and drain electrodes and a gating electrode on the piezoelectric film. The application of gate voltage to the piezoelectric gate will cause it to deflect and apply a strain to the previously unstrained area of the 2Deg layer to permit the flow of current through the 2Deg layer.

The result is an enhancement mode PE (piezoelectric)-FET for switching power applications.

A termination region formed by etching away the AlGaN layer or strain layer which lies along the sides of the enhancement mode device (or surrounds the device) is provided to prevent current flow through a parallel 2Deg layer.

A plurality of gates, including either or both enhancement mode and conventional depletion mode GaN devices can be formed in a common substrate to provide a wider channel per unit area; and/or assemblages of depletion mode and enhancement mode devices in pairs to form logic circuits and the like.

FIG. 1 is a cross-section of a small portion of an enhancement mode field effect transistor made in accordance with the invention.

FIG. 2 is a top view of FIG. 1.

FIG. 3 is a top view of a device like that of FIGS. 1 and 2 in which a plurality of enhancement mode devices are formed in a common die or chip.

FIG. 4 is a top view of a device like that of FIG. 3 in which a depletion mode GaN device is added to the chip.

Referring to FIG. 1, one manner in which the invention can be implemented is shown.

The device is built on a substrate 10 which may be silicon, SiC, or any other of the well known substrate materials. A conventional buffer layer 11 may be formed on the substrate and a GaN layer 12 is conventionally deposited atop the buffer layer 11. An AlGaN strain layer 13 is then deposited atop GaN layer 12, forming a normally “on” 2Deg conduction layer 15 at the interface between layers 12 and 13. All of the above processes are well known.

In accordance with the invention, the strain layer 13 is etched with a window 20 which may extend either partially through, or fully through layer 13. A piezoelectric gate film 21 which may be P2T is then formed into window 20 using deposition and patterning processes which are well known. Further, layer 13 is formed in strips as shown in FIG. 2, surrounded by termination region 50 in which the strain layer along the device sides are removed to prevent a parallel conduction path. Plural parallel strips may be used with an interdigitated structure if desired as shown in FIG. 3 to increase channel width.

Electrodes (30 and 31) are then deposited and patterned to form drain and source contacts and conductive gate electrodes 32 and 33 are deposited on piezoelectric film 21.

The removal of the AlGaN strain layer in window 20 or a portion thereof removes or relieves the strain which otherwise forms the electron gas or 2Deg conduction layer at the interface between layers 12 and 13.

When no gate signal is applied to gate 32-33, the film 21 is unstressed and applies no stress to 2Deg layer 15. Thus, the electron gas layer or 2Deg layer is suppressed in the area of window 20 so the circuit between the source electrode 31 and drain electrode 30 is open. However, when a gate voltage is applied to the piezoelectric gate 32, the film 21 deflects to create a strain field at the bottom of window 20, pressing against the bottom of window 20, creating the 2Deg electron gas in the gate area and establishing a conductive path between source and drain.

FIG. 3 shows a view like that of FIG. 2 in which a plurality of devices like that of FIG. 2 are formed and may be connected in parallel to increase channel width. Any desired number of such devices can be provided.

FIG. 4 shows a device like that of FIG. 3 in which a depletion mode device 60 strip is added between enhancement mode devices 61 and 62. This array will permit the connection of the devices in any desired array.

Although the present invention has been described in relation to particular embodiments thereof, many other variations and modifications and other uses will become apparent to those skilled in the art. It is preferred, therefore, that the present invention be limited not by the specific disclosure herein.

Spring, Kyle

Patent Priority Assignee Title
7663161, Dec 21 2006 Panasonic Corporation Transistor for preventing current collapse and having improved leakage current characteristics and method for fabricating the same
9275817, Apr 09 2012 Particle-beam column corrected for both chromatic and spherical aberration
Patent Priority Assignee Title
5322808, Aug 21 1991 Hughes Electronics Corporation Method of fabricating inverted modulation-doped heterostructure
20020139995,
20050145883,
20060060871,
20070057290,
///
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jul 18 2007SPRING, KYLEInternational Rectifier CorpASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0196020172 pdf
Jul 20 2007International Rectifier Corporation(assignment on the face of the patent)
Oct 01 2015International Rectifier CorporationInfineon Technologies Americas CorpCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0466120968 pdf
Date Maintenance Fee Events
Feb 25 2010ASPN: Payor Number Assigned.
Sep 17 2012M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Sep 06 2016M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Sep 08 2020M1553: Payment of Maintenance Fee, 12th Year, Large Entity.


Date Maintenance Schedule
Mar 17 20124 years fee payment window open
Sep 17 20126 months grace period start (w surcharge)
Mar 17 2013patent expiry (for year 4)
Mar 17 20152 years to revive unintentionally abandoned end. (for year 4)
Mar 17 20168 years fee payment window open
Sep 17 20166 months grace period start (w surcharge)
Mar 17 2017patent expiry (for year 8)
Mar 17 20192 years to revive unintentionally abandoned end. (for year 8)
Mar 17 202012 years fee payment window open
Sep 17 20206 months grace period start (w surcharge)
Mar 17 2021patent expiry (for year 12)
Mar 17 20232 years to revive unintentionally abandoned end. (for year 12)