The use of atomic layer deposition (ALD) to form a nanolaminate layered dielectric layer of cerium oxide and aluminum oxide acting as a single dielectric layer with a ratio of approximately two to one between the cerium oxide and the aluminum oxide, and a method of fabricating such a dielectric layer is described. The described arrangement produces a reliable structure with a high dielectric constant (high-k) for use in a variety of electronic devices. The dielectric structure is formed by depositing cerium oxide by atomic layer deposition onto a substrate surface using precursor chemicals, followed by depositing aluminum oxide onto the substrate using precursor chemicals, and repeating to form the thin laminate structure. Such a dielectric layer of cerium oxide and aluminum oxide may be used as the gate insulator of a MOSFET, as a capacitor dielectric in a DRAM, as a tunnel gate insulator in flash memory, or as a dielectric in an NROM device, because the high dielectric constant (high-k) of the film provides the functionality of a much thinner silicon dioxide film.
|
15. A device comprising:
a dielectric structure containing cerium oxide and aluminum oxide proximate to a semiconductor surface; and
a conductive layer contacting the dielectric structure.
26. A device comprising:
a dielectric structure on a substrate containing at least cerium oxide and aluminum oxide;
the cerium oxide having a formula of about ceo2;
the aluminum oxide having a formula of about al2O3; and
a metal layer contacting the dielectric structure.
1. An electronic device comprising:
an amorphous dielectric structure containing an atomic layer deposited single dielectric layer formed of a plurality of cerium oxide layers and a plurality of aluminum oxide layers in an integrated circuit; and
a conductive layer contacting the amorphous dielectric structure.
7. A system comprising:
a controller;
an electronic device coupled to the controller, wherein the electronic device includes:
a single dielectric structure comprising at least one substantially continuous layer of cerium oxide and at least one substantially continuous layer of aluminum oxide in an integrated circuit; and
a conductive layer contacting the single dielectric structure.
2. The electronic device of
3. The electronic device of
4. The electronic device of
5. The electronic device of
6. The electronic device of
9. The system of
10. The system of
11. The system of
12. The system of
13. The system of
14. The system of
16. The device of
18. The device of
19. The device of
20. The device of
21. The device of
22. The device of
23. The device of
24. The device of
25. The device of
28. The device of
29. The device of
31. The device of
32. The device of
33. The device of
34. The device of
35. The device of
|
This application is a divisional of U.S. application Ser. No. 11/055,380, filed Feb. 10, 2005, which is incorporated herein by reference.
This application relates generally to semiconductor devices and device fabrication and, more particularly, to dielectric layers and their method of fabrication.
The semiconductor device industry has a market driven need to reduce the size of devices such as transistors in order to obtain lower power consumption and higher performance. To reduce transistor size, the thickness of the silicon dioxide, SiO2, gate dielectric is reduced in proportion to the shrinkage of the gate length. For example, a metal-oxide-semiconductor field effect transistor (MOSFET) would use a 1.5 nm thick SiO2 gate dielectric for a gate length of 70 nm. A goal is to fabricate increasingly smaller and more reliable integrated circuits (ICs) for use in products such as processor chips, mobile telephones, and memory devices such as dynamic random access memories (DRAMs).
Currently, the semiconductor industry relies on the ability to reduce or scale the dimensions of its basic devices, such as the silicon based MOSFET. This device scaling includes scaling the gate dielectric, which has been fabricated using silicon dioxide. A thermally grown amorphous SiO2 layer provides an electrically and thermodynamically stable material, where the interface of the SiO2 layer with underlying silicon provides a high quality interface as well as superior electrical isolation properties. However, increased scaling and other requirements in microelectronic devices have created the need to use other dielectric materials as gate dielectrics, in particular dielectrics with higher dielectric constants (k) to replace the conventional use of various combinations of SiO2, Si3N4 and SiON. Practical higher dielectric constant (k) materials have the properties of high permittivity, thermal stability, high film and surface quality and smoothness, low hysteresis characteristics, low leakage current density, and long term reliability. High k films may be amorphous metal oxide unary materials such as Al2O3, CeO2, HfO2 and ZrO2, which have a single component, or binary systems such as (Y2O3)X(ZrO2)1-X, LaAlO3, and (HfO2)X(Al2O3)1-X, which have two components, and so on. High k films may be single layers, or formed of multiple layers of different materials that act as a composite material. There is a need in the industry to find a method of forming high k films that possess the above noted features and are practical for use in manufacturing integrated circuits (ICs).
The following detailed description refers to the accompanying drawings that show, by way of illustration, specific aspects and embodiments in which the present invention may be practiced. These embodiments are described in sufficient detail to enable those skilled in the art to practice the present invention. Other embodiments may be utilized and structural, logical, and electrical changes may be made without departing from the scope of the present invention. The various embodiments are not necessarily mutually exclusive, as some embodiments can be combined with one or more other embodiments to form new embodiments.
The terms wafer and substrate used in the following description include any structure having an exposed surface with which to form an integrated circuit (IC) structure. The term substrate is understood to include semiconductor wafers. The term substrate is also used to refer to semiconductor structures during processing, and may include other layers that have been fabricated thereupon. Both wafer and substrate include doped and undoped semiconductors, epitaxial semiconductor layers supported by a base semiconductor or insulator, as well as other semiconductor structures well known to one skilled in the art. The term conductor is understood to generally include n-type and p-type semiconductors and the term insulator or dielectric is defined to include any material that is less electrically conductive than the materials referred to as conductors or as semiconductors.
The term “horizontal” as used in this application is defined as a plane parallel to the conventional plane or surface of a wafer or substrate, regardless of the orientation of the wafer or substrate. The term “vertical” refers to a direction perpendicular to the horizontal as defined above. Prepositions, such as “on”, “side” (as in “sidewall”), “higher”, “lower”, “over” and “under” are defined with respect to the conventional plane or surface being on the top surface of the wafer or substrate, regardless of the orientation of the wafer or substrate. The following detailed description is, therefore, not to be taken in a limiting sense, and the scope of the present invention is defined only by the appended claims, along with the full scope of equivalents to which such claims are entitled.
A gate dielectric in a transistor has both a physical gate dielectric thickness and an equivalent oxide thickness (teq). The equivalent oxide thickness quantifies the electrical properties, such as capacitance, of the gate dielectric in terms of a representative physical thickness. teq is defined as the thickness of a theoretical SiO2 layer that would be required to have the same capacitance density as a given dielectric, ignoring leakage current and reliability considerations.
A SiO2 layer of thickness, t, deposited on a Si surface as a gate dielectric will have a teq larger than its thickness, t. This teq results from the capacitance in the surface channel on which the SiO2 is deposited due to the formation of a depletion/inversion region. This depletion/inversion region can result in teq being from 3 to 6 Angstroms (Å) larger than the SiO2 thickness, t. Thus, with the semiconductor industry driving to someday scale the gate dielectric equivalent oxide thickness to under 10 Å, the physical thickness requirement for a SiO2 layer used for a gate dielectric would be need to be approximately 4 to 7 Å.
Additional requirements on a SiO2 layer would depend on the gate electrode used in conjunction with the SiO2 gate dielectric. Using a conventional polysilicon gate would result in an additional increase in teq for the SiO2 layer. This additional thickness could be eliminated by using a metal gate electrode, though metal gates are not currently used in typical complementary metal-oxide-semiconductor field effect transistor (CMOS) technology. Thus, future devices may require a physical SiO2 gate dielectric layer of about 5 Å or less. Such a small thickness requirement for a SiO2 oxide layer creates additional problems.
Silicon dioxide is used as a gate dielectric, in part, due to its electrical isolation properties in a SiO2—Si based structure. This electrical isolation is due to the relatively large band gap of SiO2 (8.9 eV) making it a good insulator from electrical conduction. Signification reductions in its band gap would eliminate SiO2 as a material for a gate dielectric. As the thickness of a SiO2 layer decreases, the number of atomic layers, or monolayers of the material in the thickness decreases. At a certain thickness, the number of monolayers will be sufficiently small that the SiO2 layer will not have a complete arrangement of atoms as in a thicker or bulk layer. As a result of incomplete formation relative to a bulk structure, a thin SiO2 layer of only one or two monolayers will not form a full band gap. The lack of a full band gap in a SiO2 gate dielectric may cause an effective short between an underlying conductive silicon channel and an overlying polysilicon gate. This undesirable property sets a limit on the physical thickness to which a SiO2 layer can be scaled. The minimum thickness due to this monolayer effect is thought to be about 7-8 Å. Therefore, for future devices to have a teq less than about 10 Å, other dielectrics than SiO2 need to be considered for use as a gate dielectric.
For a typical dielectric layer used as a gate dielectric, the capacitance is determined as in a parallel plate capacitance: C=κε0A/t, where κ is the dielectric constant, ε0 is the permittivity of free space, A is the area of the capacitor, and t is the thickness of the dielectric. The thickness, t, of a material is related to its teq for a given capacitance, with SiO2 having a dielectric constant κox=3.9, as
t=(κ/κox)teq=(κ/3.9) teq.
Thus, materials with a dielectric constant greater than that of SiO2, (typically about 3.9), will have a physical thickness that can be considerably larger than a desired teq, while providing the desired equivalent oxide thickness. For example, an alternate dielectric material with a dielectric constant of 10, such as Al2O3, could have a thickness of about 25.6 Å to provide a teq of 10 Å, not including any depletion or inversion layer effects. Thus, a reduced equivalent oxide thickness for transistors can be realized by using dielectric materials with higher dielectric constants than SiO2.
The thinner equivalent oxide thickness required for lower transistor operating voltages and smaller transistor dimensions may be realized by a significant number of materials, but additional fabricating requirements makes determining a suitable replacement for SiO2 difficult. The current view for the future of the microelectronics industry still predicts silicon based devices. This requires that the gate dielectric employed be grown on a silicon substrate or silicon layer, which places significant constraints on the substitute dielectric material. During the formation of the dielectric on the silicon layer, there exists the possibility that a small layer of SiO2 could be formed in addition to the desired dielectric. The result would effectively be a dielectric layer consisting of two sub-layers in parallel with each other and the silicon layer on which the dielectric is formed. In such a case, the resulting capacitance would be that of two dielectrics in series. As a result, the teq of the dielectric layer would be the sum of the SiO2 thickness and a multiplicative factor of the thickness, t, of the dielectric being formed, written as
teq=tSiO
Thus, if a SiO2 layer is formed in the process, the teq is again limited by a SiO2 layer. In the event that a barrier layer is formed between the silicon layer and the desired dielectric in which the barrier layer prevents the formation of a SiO2 layer, the teq would be limited by the layer with the lowest dielectric constant. However, whether a single dielectric layer with a high dielectric constant or a barrier layer with a higher dielectric constant than SiO2 is employed, the layer directly in contact, or interfacing with the silicon layer must provide a high quality interface to maintain high channel carrier mobility.
One of the advantages of using SiO2 as a gate dielectric has been that the formation of the SiO2 layer results in an amorphous gate dielectric. Having an amorphous structure for a gate dielectric provides reduced leakage current problems associated with grain boundaries in polycrystalline gate dielectrics, which may cause high leakage paths. Additionally, grain size and orientation changes throughout a polycrystalline gate dielectric can cause variations in the film's dielectric constant, along with uniformity and surface topography problems. Typically, materials having the advantage of a high dielectric constant relative to SiO2 also have the disadvantage of a crystalline form, at least in a bulk configuration. The best candidates for replacing SiO2 as a gate dielectric are those with high dielectric constant, which can be fabricated as a thin layer with an amorphous form. Aluminum oxide alloyed with other oxides has been shown to raise the crystallization temperature of those oxides, and thus stabilize the long term interfacial characteristics of the amorphous dielectric.
Candidates to replace SiO2 include high-κ dielectric materials. High-κ materials include materials having a dielectric constant greater than silicon dioxide, for example, dielectrics materials having a dielectric constant greater than about twice the dielectric constant of silicon dioxide. An appropriate high-κ gate dielectric should have a large energy gap (Eg) and large energy barrier heights with the silicon substrate for both electrons and holes. Generally, the band gap is inversely related to the dielectric constant for a high-κ material, which lessens some advantages of the high-κ material. An example of a medium dielectric constant material (k=10) such as aluminum oxide, has a large bandgap of about 9 electron volts (eV). A set of high-κ dielectric candidates for replacing silicon oxide as the dielectric material in electronic components in integrated circuits includes the lanthanide oxides such as Ce2O3, La2O3, Pr2O3, Nd2O3, Sm2O3, Gd2O3, Dy2O3, Tb2O3, Er2O3, Eu2O3, Lu2O3, Tm2O3, Ho2O3, Pm2O3, and Yb2O3. Other candidates include various lanthanide silicates and zirconium oxide, ZrO2. Such high dielectric constant layers provide a significantly thinner equivalent oxide thickness compared with a silicon oxide layer having the same physical thickness. Alternately, such dielectric layers provide a significantly thicker physical thickness than a silicon oxide layer having the same equivalent oxide thickness. This increased physical thickness aids in reducing leakage current.
Another consideration for selecting the material and method for forming a dielectric film for use in electronic devices and systems concerns the roughness of a dielectric film on a substrate. Surface roughness of the dielectric film has a significant effect on the electrical properties of the gate oxide, and the resulting operating characteristics of the transistor. The leakage current through a physical 1.0 nm gate dielectric may increase by a factor of 10 for every 0.1 increase in the root-mean-square (RMS) roughness of the dielectric layer.
During a conventional sputtering deposition process, particles of the material to be deposited bombard the surface at a high energy. When a particle hits the surface, some particles adhere, and other particles cause damage. High energy impacts remove body region particles creating pits. The surface of such a deposited layer may have a rough contour due to the rough interface at the body region, and thus the electrical properties of a thin film may not be as good as the values in a bulk sample of the same material. Thus the method with which the thin film dielectric is deposited may have a substantial impact on the usefulness of the material in electronic devices.
In an embodiment, a dielectric film having a substantially smooth surface relative to other processing techniques is formed using atomic layer deposition (ALD). Further, forming such a dielectric film using atomic layer deposition can provide for controlling transitions between different material layers. As a result of such control, atomic layer deposited dielectric film may have an engineered transition with a substrate surface, or may be formed with many thin layers of different dielectric materials to enable selection of the dielectric constant to a value between that available from pure dielectric compounds.
ALD, which may be known as atomic layer epitaxy (ALE), is a modification of chemical vapor deposition (CVD) and may also be called “alternatively pulsed-CVD.” In ALD, gaseous precursors are introduced one at a time to the substrate surface mounted within a reaction chamber (or reactor). This introduction of the gaseous precursors takes the form of pulses of each gaseous precursor. In a pulse of a precursor gas, the precursor gas is made to flow into a specific area or region for a short period of time. Between the pulses, the reaction chamber is purged with a gas, which in many cases is an inert gas, and/or evacuated.
In the first reaction step of the ALD process the first precursor saturates and is chemisorbed at the substrate surface process, during the first pulsing phase. Subsequent pulsing with a purging gas removes excess precursor from the reaction chamber, specifically the precursor that has not been chemisorbed.
The second pulsing phase introduces a second precursor to the substrate where the growth reaction of the desired film takes place, with a reaction thickness that depends upon the amount of chemisorbed first precursor. Subsequent to the film growth reaction, reaction byproducts and precursor excess are purged from the reaction chamber. With a precursor chemistry where the precursors adsorb and react with each other on the substrate aggressively, one ALD cycle can be preformed in less than one second in properly designed flow type reaction chambers. Typically, precursor pulse times range from about 0.5 sec to about 2 to 3 seconds.
In ALD processes, the saturation of all the reaction and purging phases makes the film growth self-limiting. This self-limiting growth results in large area uniformity and conformality, which has important applications for such cases as planar substrates, deep trenches, and in the processing of porous silicon and high surface area silica and alumina powders. Significantly, ALD provides for controlling film thickness in a straightforward manner by controlling the number of growth cycles.
ALD was originally developed to manufacture luminescent and dielectric films needed in electroluminescent displays. Significant efforts have been made to apply ALD to the growth of doped zinc sulfide and alkaline earth metal sulfide films. Additionally, ALD has been studied for the growth of different epitaxial II-V and II-VI films, nonepitaxial crystalline or amorphous oxide and nitride films and multilayer structures of these. There also has been considerable interest towards the ALD growth of silicon and germanium films, but due to the difficult precursor chemistry, this has not been very successful.
The precursors used in an ALD process may be gaseous, liquid or solid. However, liquid or solid precursors should be volatile. The vapor pressure should be high enough for effective mass transportation. In addition, solid and some liquid precursors may need to be heated inside the reaction chamber and introduced through heated tubes to the substrates. The necessary vapor pressure should be reached at a temperature below the substrate temperature to avoid the condensation of the precursors on the substrate. Due to the self-limiting growth mechanisms of ALD, relatively low vapor pressure solid precursors can be used though evaporation rates may vary somewhat during the process because of changes in their surface area.
There are several other characteristics for precursors used in ALD. The precursors should be thermally stable at the substrate temperature because their decomposition would destroy the surface control and accordingly the advantages of the ALD method that relies on the reaction of the precursor at the substrate surface. A slight decomposition, if slow compared to the ALD growth, can be tolerated.
The precursors should chemisorb on, or react with the surface, though the interaction between the precursor and the surface as well as the mechanism for the adsorption is different for different precursors. The molecules at the substrate surface should react aggressively with the second precursor, which may be called a reactant, to form the desired solid film. Additionally, precursors should not react with the film to cause etching, and precursors should not dissolve in the film. The use of highly reactive precursors in ALD contrasts with the selection of precursors for conventional CVD type reactions.
The by-products in the reaction should be gaseous in order to allow their easy removal from the reaction chamber during a purge stage. Further, the by-products should not react or adsorb on the surface.
In a reaction sequence ALD (RS-ALD) process, the self-limiting process sequence involves sequential surface chemical reactions. RS-ALD relies on chemistry between a reactive surface and a reactive molecular precursor. In an RS-ALD process, molecular precursors are pulsed into the ALD reaction chamber separately. The metal precursor reaction at the substrate is typically followed by an inert gas pulse (or purge) to remove excess precursor and by-products from the reaction chamber prior to an input pulse of the next precursor of the fabrication sequence.
By the use of RS-ALD processes, films can be layered in equal metered sequences that are all identical in chemical kinetics, deposition per cycle, composition, and thickness. RS-ALD sequences generally deposit less than a full layer of the material being deposited per cycle, for example CeO2. Typically, a deposition rate of about 0.25 to about 2.00 Å per RS-ALD cycle can be realized.
The advantages of RS-ALD include continuity at an interface avoiding poorly defined nucleating regions that are typical for thin chemical vapor deposition (<20 Å) and physical vapor deposition (<50 Å), conformality over a variety of substrate topologies due to its layer-by-layer deposition technique, use of low temperature and mildly oxidizing processes, lack of dependence on the reaction chamber, growth thickness dependent solely on the number of cycles performed, and ability to engineer multilayer laminate films with resolution of one to two monolayers. RS-ALD processes allows for deposition control on the order of single monolayers and the ability to deposit monolayers of amorphous films.
A cycle of a deposition sequence includes pulsing a precursor material, pulsing a purging gas for the precursor, pulsing a reactant precursor, and pulsing the reactant's purging gas, resulting in a very consistent deposition thickness that depends upon the amount of the first precursor that absorbs onto, and saturates, the surface. This cycle may be repeated until the desired thickness is achieved in a single material dielectric layer, or may be alternated with pulsing a third precursor material, pulsing a purging gas for the third precursor, pulsing a fourth reactant precursor, and pulsing the fourth reactant's purging gas. In the case where the thickness of the first series of cycles results a dielectric layer that is only a few molecular layers thick, and the second series of cycles also results in a different dielectric layer that is only a few molecular layers thick, this may be known as a nanolayer material or a nanolaminate. A nanolaminate means a composite film of ultra thin layers of two or more different materials in a layered stack, where the layers are alternating layers of the different materials having a thickness on the order of a nanometer, and may be a continuous film only a single monolayer thick of the material. The nanolayers are not limited to alternating single layers of each material, but may include having several layers of one material alternating with a single layer of the other material, to obtain a desired ratio of the two or more materials. Such an arrangement may obtain a dielectric constant that is between the values of the two materials taken singly. The dielectric layer may be made of single layers of the two or more materials that are deposited individually, but may never the less be essentially a single film formed of an alloy between the two of more individual films. This may depend upon the particular materials being used and their physical and chemical properties relative to one another. If the materials are miscible the result is likely to be a single dielectric layer or alloy.
In an embodiment, a nanolaminate layer of cerium oxide and aluminum oxide is formed on a substrate mounted in a reaction chamber using RS-ALD in a repetitive sequence using precursor gases individually pulsed into the reaction chamber. An embodiment includes forming the cerium oxide using a metal alkoxy complex precursor gas such as 1,10 phenanthroline tris 2,2,6,6 tetramethyl heptanedonadionato cerium, (Ce(thd)3 phen). An embodiment includes forming the aluminum oxide using a metal alkoxy complex precursor gas, such as trimethyl aluminum. Other solid or liquid precursors may be used in an appropriately designed reaction chamber. The use of such precursors in an RS-ALD reaction chamber may result in lower deposition temperatures in the range of 300 degrees Celsius or lower, and the ability to use mildly oxidizing reactant materials such as H2O, H2O2, various alcohols, N2O, ozone or oxygen. Purge gases may include nitrogen, helium, argon or neon.
Also included in the system are purging gas sources 114 and 118, coupled to mass-flow controllers 116 and 120, respectively. The embodiment may use only one of the purge gases for all four disclosed illustrative purging steps, or both purge gases may be used simultaneously, or alternately as required for the particular desired result. Furthermore, additional purging gas sources can be constructed in ALD system 100, one purging gas source for each different precursor and reactant gas, for example. For a process that uses the same purging gas for multiple precursor gases less purging gas sources may be required for ALD system 100. The precursor, reactant and purge gas sources are coupled by their associated mass-flow controllers to a common gas line or conduit 112, which is coupled to the gas-distribution fixture 110 inside the reaction chamber 102. Gas conduit 112 may also be coupled to another vacuum pump, or exhaust pump, not shown, to remove excess precursor gases, purging gases, and by-product gases at the end of a purging sequence from the gas conduit 112.
Vacuum pump, or exhaust pump, 104 is coupled to chamber 102 by control valve 105, which may be a mass-flow valve, to remove excess precursor gases, purging gases, and by-product gases from reaction chamber 102 at the end of a purging sequence. For convenience, control displays, mounting apparatus, temperature sensing devices, substrate maneuvering apparatus, and necessary electrical connections as are known to those skilled in the art are not shown in
The use, construction and fundamental operation of reaction chambers for deposition of films are understood by those of ordinary skill in the art of semiconductor fabrication. A variety of such reaction chambers may be used. Furthermore, one of ordinary skill in the art will comprehend the necessary detection, measurement, and control techniques in the art of semiconductor fabrication upon reading and understanding the disclosure.
The elements of ALD system 100 may be controlled by a computer. To focus on the use of ALD system 100, the computer is not shown. Those skilled in the art can appreciate that the individual elements such as pressure control, temperature control, and gas flow within ALD system 100 can be under computer control.
At 208 a first purge gas enters the reaction chamber for a predetermined length of time sufficient to remove substantially all of the non-chemisorbed first precursor material. Typical times may be 1.0-2.0 seconds with a purge gas comprising nitrogen, argon, neon, combinations thereof or other gases such as hydrogen. At 210 a first reactant gas enters the chamber for a predetermined length of time, sufficient to provide enough of the reactant to chemically combine with the amount of chemisorbed first precursor material on the surface of the substrate. Typical reactant materials include mildly oxidizing materials, including but not limited to water vapor, hydrogen peroxide, nitrogen oxides, ozone and oxygen gas, and combinations thereof. At 212 a second purge gas, which may be the same or different from the first purge gas, enters the chamber for a predetermined length of time, sufficient to remove substantially all non reacted materials and any reaction byproducts from the chamber.
At 214 a decision is made as to whether or not the thickness of the first dielectric material in the nanolaminate dielectric has reached the desired thickness, or whether another deposition cycle is required. If another deposition cycle is needed, then the operation returns to 206, until the desired first dielectric layer is completed, at which time the process moves on to the deposition of the second material at 215. At 215 a second precursor material enters the reaction chamber for a predetermined length of time, for example 0.5-2.0 seconds. An embodiment includes the first precursor material being a metal alkoxy complex precursor gas such as trimethyl aluminum, but other aluminum containing materials, in gas, liquid or sublimating solid form, may also be used. The second precursor material is chemically absorbed onto the surface of the substrate, in this case being the top surface of the first dielectric material, the amount of absorption depending upon the temperature of the substrate, in one embodiment 300 degrees C., and the presence of sufficient flow of the precursor material. In addition, the pulsing of the precursor may use a pulsing period that provides uniform coverage of an absorbed monolayer on the substrate surface, or may use a pulsing period that provides partial formation of a monolayer on the substrate surface.
At 216 the first purge gas is shown as entering the chamber, but the invention is not so limited. The purge gas used in the second dielectric material deposition may be the same or different from either of the two previously noted purge gases, and
At 218 a second reactant gas, which may the same or different from the first reactant gas, enters the chamber for a predetermined length of time, sufficient to provide enough of the reactant to chemically combine with the amount of chemisorbed second precursor material on the surface of the substrate. At 220 another purge gas enters the chamber, which may be the same or different from any of the three previously discussed purge gases, for a predetermined length of time, sufficient to remove substantially all non reacted materials and any reaction byproducts from the chamber.
At 222 a decision is made as to whether or not the thickness of the second dielectric material in the nanolaminate dielectric has reached the desired thickness, or whether another deposition cycle is required. If another deposition cycle is needed, then the operation returns to 214, until the desired second dielectric layer is completed. The desired thicknesses of the first and second dielectric materials in the nanolaminate dielectric may not be the same thickness, and there may be more deposition cycles for one dielectric material as compared to the other. For example, in one embodiment the number of cerium oxide layers is two for each one layer of aluminum oxide. If the second dielectric layer has reached the desired thickness the process moves on to a decision at 224 of whether the number of layers of the first and second dielectric materials has reached the desired number. In this illustrative embodiment, a single layer of the first dielectric and a single layer of the second dielectric have been completed at this point in the process. If more than a single layer of each dielectric material is desired the process moves back to another deposition of the first dielectric material at 206. After the number of interleaved layers of dielectrics one and two has reached the desired value, the deposition ends at 226. Although the present illustrative embodiment discusses and illustrates that the layers are distinct from each other, the individual layers are very thin and may act effectively as a single alloy layer.
The embodiments described herein provide a process for growing a dielectric film having a wide range of useful equivalent oxide thickness, teq, associated with a dielectric constant in the range from about 10 to about 30. This range of dielectric constants provides for a teq ranging from about 13% to about 36% relative to a given silicon dioxide thickness. As compared to an acceptable physical silicon dioxide thickness, an embodiment for a cerium oxide may have a physical oxide thickness from three to eight times larger than the acceptable silicon dioxide thickness, providing reduced leakage current due to the thicker dielectric layer. Further, dielectric films of cerium oxide formed by atomic layer deposition can provide not only equivalent thin teq films, but also films with relatively low leakage current. Additionally, the novel process can be implemented to form transistors, capacitors, memory devices, and other electronic systems including information handling devices. The present subject matter is not limited to two dielectric materials (that is, a binary dielectric), and the equipment described in
The dielectric covering the area on the substrate 302 between the source and drain diffused regions 304 and 306 is deposited by RS-ALD in this illustrative embodiment, and comprises cerium oxide layers 308, 310, and 314, having interleaved aluminum oxide layers, 312 and 316. This alloy dielectric layer may be referred to as the gate oxide. In this illustrative embodiment the cerium oxide layer 308 is shown as being the first layer and in direct contact with the substrate 302; the present subject matter, however, is not so limited. There may be a diffusion barrier layer inserted between the first dielectric layer 308 and the substrate 302 to prevent metal contamination from affecting the electrical properties of the device. The described embodiment may also include having the first dielectric layer as aluminum oxide, since this affects the surface states and the work function of the dielectric layer. The illustrative embodiment also shows the different dielectric layers having the same thickness; however, the desired dielectric properties of the nanolaminate film may be best achieved by adjusting the ratio of the thickness of the two dielectric materials to different values. In an embodiment the ratio between the total thickness of cerium oxide layers 308, 310 and 314 is twice the total thickness of the aluminum oxide layers 312 and 316. Even though the illustrative embodiment shows the cerium oxide layers as being distinct from the aluminum oxide layers, the gate oxide (layers 308 to 316) in total appears as a single alloyed dielectric layer. The transistor 300 has a conductive material forming a gate 318 in this illustrative embodiment, but the nanolaminate dielectric may also be used in a floating gate device such as an EEPROM transistor, as both the floating gate and the control gate oxide layers.
In an embodiment, the gate dielectric (layers 308-316) forms a tunnel gate insulator and a floating gate dielectric in a flash memory device. Use of dielectric layers containing a nanolaminate atomic layer deposited dielectric layer for a gate dielectric and/or floating gate dielectric in which the dielectric layer contacts a conductive layer is not limited to silicon based substrates, but may be used with a variety of semiconductor substrates.
The described methods for forming dielectric layers containing a RS-ALD deposited dielectric layer which contacts a conductive layer may also be applied to forming capacitors in various integrated circuits, memory devices, and electronic systems. In an embodiment for forming a capacitor 400 illustrated in
System 600 may include, but is not limited to, information handling devices, telecommunication systems, and computers. Peripheral devices 610 may include displays, additional storage memory, or other control devices that may operate in conjunction with controller 602 and/or memory 606. It will be understood that embodiments are equally applicable to any size and type of memory circuit and are not intended to be limited to a particular type of memory device. Memory types include a DRAM, SRAM (Static Random Access Memory) or Flash memories. Additionally, the DRAM could be a synchronous DRAM commonly referred to as SGRAM (Synchronous Graphics Random Access Memory), SDRAM (Synchronous Dynamic Random Access Memory), SDRAM II, and DDR SDRAM (Double Data Rate SDRAM), as well as Synchlink or Rambus DRAMs and other emerging DRAM technologies.
Formation of cerium oxide/aluminum oxide layers by a RS-ALD deposition may be realized using a trimethyl aluminum precursor and a cerium methyl alkoxy precursor. These dielectric films formed by RS-ALD and processed in relatively low temperatures, such as 300 degrees Celsius, may be amorphous and possess smooth surfaces. Such RS-ALD oxide films may provide enhanced electrical properties as compared to physical deposition methods, such as sputtering or typical chemical layer depositions, due to their smoother surface, and reduced damage, resulting in reduced leakage current. In particular the alloy of aluminum oxide improves the ability of cerium oxide films to remain in an amorphous state, and improves the thermal stability and interface properties of the resultant dielectric film. Amounts of aluminum oxide ranging from 10% to 45% of the total film composition are useful gate dielectrics.
Additionally, such dielectric layers have adjustable dielectric constants that are higher than the commonly used silicon dioxide and silicon nitride based dielectrics, and provide a significantly thicker physical thickness than a silicon oxide layer having the same equivalent oxide thickness, where the increased thickness may also reduce leakage current issues, and reduce oxide shorts due to pinholes and reduced thickness areas. These properties of layers containing cerium oxide/aluminum oxide films allow for application as dielectric layers in numerous electronic devices and systems.
Capacitors, transistors, higher level ICs or devices including memory devices, and electronic systems are constructed utilizing the novel process for forming a dielectric film having an ultra thin equivalent oxide thickness, teq. Gate dielectric layers or films containing atomic layer deposited lanthanide oxide are formed having a dielectric constant (κ) substantially higher than that of silicon oxide, such that these dielectric films are capable of a teq thinner than SiO2 gate dielectrics of the same physical thickness. Alternately, the high dielectric constant relative to silicon dioxide allows the use of much larger physical thickness of these high-κ dielectric materials for the same teq of SiO2. Forming the relatively larger thickness aids in processing gate dielectrics and other dielectric layers in electronic devices and systems.
An embodiment of a method for forming an electronic device includes forming a dielectric layer by using an atomic layer deposition (ALD) technique to form a nanolaminate layered dielectric having alternating layers of cerium oxide (CeO2) and aluminum oxide (Al2O3). The invention is not limited as to which layer is deposited first, and the resulting dielectric structure acts as a single dielectric layer. An embodiment of the structure is formed by depositing cerium oxide by atomic layer deposition onto a substrate surface using precursor chemicals containing cerium compounds, followed by a purge and deposition of an oxidizing material such as water vapor to form a thin (often a single molecular layer) film of CeO2, then ALD depositing aluminum onto the substrate using precursor chemicals containing aluminum compounds, followed by a purge and deposition of an oxidizing material such as water vapor to form a thin (often a single molecular layer) film of Al2O3, and repeating as often as appropriate to form a thin laminate dielectric structure of the desired thickness. A dielectric layer formed of cerium oxide and aluminum oxide may be beneficially used in electronic devices because the high dielectric constant (high-k) of the film provides the functionality of a much thinner silicon dioxide film without the reliability loss consequent to using such physically thin films.
Embodiments include structures for capacitors, transistors, memory devices, and electronic systems with dielectric layers containing an atomic layer deposited cerium oxide and aluminum oxide, and methods for forming such structures.
Although specific embodiments have been illustrated and described herein, it will be appreciated by those of ordinary skill in the art that any arrangement that is calculated to achieve the same purpose may be substituted for the specific embodiments shown. It is to be understood that the above description is intended to be illustrative, and not restrictive, and that the phraseology or terminology employed herein is for the purpose of description and not of limitation. Combinations of the above embodiments and other embodiments will be apparent to those of skill in the art upon studying the above description. The scope of the embodiments of the present invention should be determined with reference to the appended claims, along with the full scope of equivalents to which such claims are entitled.
Patent | Priority | Assignee | Title |
10199682, | Jun 29 2011 | Space Charge, LLC | Rugged, gel-free, lithium-free, high energy density solid-state electrochemical energy storage devices |
10601074, | Jun 29 2011 | Space Charge, LLC | Rugged, gel-free, lithium-free, high energy density solid-state electrochemical energy storage devices |
10658705, | Mar 07 2018 | Space Charge, LLC | Thin-film solid-state energy storage devices |
11527774, | Jun 29 2011 | Space Charge, LLC | Electrochemical energy storage devices |
7625794, | Mar 31 2003 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming zirconium aluminum oxide |
7670646, | May 02 2002 | Micron Technology, Inc. | Methods for atomic-layer deposition |
7687409, | Mar 29 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Atomic layer deposited titanium silicon oxide films |
7727905, | Aug 02 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Zirconium-doped tantalum oxide films |
7754618, | Feb 10 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming an apparatus having a dielectric containing cerium oxide and aluminum oxide |
7776762, | Aug 02 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Zirconium-doped tantalum oxide films |
7867919, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of fabricating an apparatus having a lanthanum-metal oxide dielectric layer |
7915174, | Dec 13 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Dielectric stack containing lanthanum and hafnium |
7972974, | Jan 10 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Gallium lanthanide oxide films |
8076249, | Mar 29 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Structures containing titanium silicon oxide |
8154066, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Titanium aluminum oxide films |
8237216, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Apparatus having a lanthanum-metal oxide semiconductor device |
8288809, | Aug 02 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Zirconium-doped tantalum oxide films |
8399365, | Mar 29 2005 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming titanium silicon oxide |
8541276, | Aug 31 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods of forming an insulating metal oxide |
8765616, | Aug 02 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Zirconium-doped tantalum oxide films |
9129961, | Jan 10 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Gallium lathanide oxide films |
9583334, | Jan 10 2006 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Gallium lanthanide oxide films |
Patent | Priority | Assignee | Title |
4058430, | Nov 29 1974 | PLANAR INTERNATIONAL OY A CORP OF FINLAND | Method for producing compound thin films |
4645622, | Dec 12 1984 | DORNIER SYSTEM GMBH, A CORP OF GERMANY | Electrically conductive ceramic material |
5572052, | Jul 24 1992 | Mitsubishi Denki Kabushiki Kaisha | Electronic device using zirconate titanate and barium titanate ferroelectrics in insulating layer |
5674563, | Sep 14 1993 | Nissan Motor Co., Ltd.; Sharp Kabushiki Kaisha; Yasuo, Tarui | Method for ferroelectric thin film production |
5712180, | Feb 09 1994 | SanDisk Technologies LLC | EEPROM with split gate source side injection |
5827571, | Jun 08 1994 | Hyundai Electronics Industries Co., Ltd. | Hot-wall CVD method for forming a ferroelectric film |
5840897, | Jul 06 1990 | Entegris, Inc | Metal complex source reagents for chemical vapor deposition |
5879459, | Aug 29 1997 | EUGENUS, INC | Vertically-stacked process reactor and cluster tool system for atomic layer deposition |
5981350, | May 29 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming high capacitance memory cells |
6025225, | Jan 22 1998 | Micron Technology, Inc. | Circuits with a trench capacitor having micro-roughened semiconductor surfaces and methods for forming the same |
6090636, | Feb 26 1998 | OVONYX MEMORY TECHNOLOGY, LLC | Integrated circuits using optical waveguide interconnects formed through a semiconductor wafer and methods for forming same |
6110529, | Jul 06 1990 | Entegris, Inc | Method of forming metal films on a substrate by chemical vapor deposition |
6134175, | Aug 04 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory address decode array with vertical transistors |
6144584, | May 12 1998 | Mitsubishi Denki Kabushiki Kaisha | Non-volatile semiconductor memory device and method of manufacturing the same |
6150188, | Feb 26 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated circuits using optical fiber interconnects formed through a semiconductor wafer and methods for forming same |
6191448, | Feb 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory cell with vertical transistor and buried word and body lines |
6198168, | Jan 20 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated circuits using high aspect ratio vias through a semiconductor wafer and method for forming same |
6203613, | Oct 19 1999 | International Business Machines Corporation | Atomic layer deposition with nitrate containing precursors |
6297539, | Feb 29 2000 | Sharp Kabushiki Kaisha | Doped zirconia, or zirconia-like, dielectric film transistor structure and deposition method for same |
6317357, | Feb 24 1998 | Micron Technology, Inc. | Vertical bipolar read access for low voltage memory cell |
6342445, | May 15 2000 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Method for fabricating an SrRuO3 film |
6352591, | Nov 13 1996 | Applied Materials, Inc. | Methods and apparatus for shallow trench isolation |
6381168, | Apr 14 1998 | Micron Technology, Inc. | Circuits and methods for a memory cell with a trench plate trench capacitor and a vertical bipolar read device |
6399979, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory cell having a vertical transistor with buried source/drain and dual gates |
6418050, | Apr 14 1998 | Micron Technology, Inc. | Circuits and methods for a memory cell with a trench plate trench capacitor and a vertical bipolar read device |
6420230, | Aug 31 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Capacitor fabrication methods and capacitor constructions |
6429065, | Apr 14 1998 | Micron Technology, Inc. | Circuits and methods for a memory cell with a trench plate trench capacitor and a vertical bipolar read device |
6434041, | Apr 14 1998 | Micron Technology, Inc. | Circuits and methods for a memory cell with a trench plate trench capacitor and a vertical bipolar read device |
6444592, | Jun 20 2000 | GLOBALFOUNDRIES Inc | Interfacial oxidation process for high-k gate dielectric process integration |
6451695, | Mar 11 1999 | AIXTRON, INC | Radical-assisted sequential CVD |
6452229, | Feb 21 2002 | Advanced Micro Devices, Inc. | Ultra-thin fully depleted SOI device with T-shaped gate and method of fabrication |
6454912, | Mar 15 2001 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Method and apparatus for the fabrication of ferroelectric films |
6461436, | Oct 15 2001 | Micron Technology, Inc. | Apparatus and process of improving atomic layer deposition chamber performance |
6465298, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of fabricating a semiconductor-on-insulator memory cell with buried word and body lines |
6476434, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | 4 F2 folded bit line dram cell structure having buried bit and word lines |
6486027, | Feb 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Field programmable logic arrays with vertical transistors |
6486703, | Aug 04 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Programmable logic array with vertical transistors |
6492233, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory cell with vertical transistor and buried word and body lines |
6495436, | Feb 09 2001 | Micron Technology, Inc. | Formation of metal oxide gate dielectric |
6498065, | Aug 04 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Memory address decode array with vertical transistors |
6506666, | May 15 2000 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Method of fabricating an SrRuO3 film |
6514828, | Apr 20 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of fabricating a highly reliable gate oxide |
6515510, | Aug 04 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Programmable logic array with vertical transistors |
6518615, | May 29 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method and structure for high capacitance memory cells |
6526191, | Feb 26 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated circuits using optical fiber interconnects formed through a semiconductor wafer and methods for forming same |
6534420, | Jul 18 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Methods for forming dielectric materials and methods for forming semiconductor devices |
6538330, | Aug 04 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Multilevel semiconductor-on-insulator structures and circuits |
6540214, | Sep 03 1999 | Barber Manufacturing Company, Inc. | Coil spring assembly |
6541353, | Aug 31 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Atomic layer doping apparatus and method |
6596636, | Nov 21 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | ALD method to improve surface coverage |
6597037, | Feb 27 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Programmable memory address decode array with vertical transistors |
6608378, | Feb 09 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Formation of metal oxide gate dielectric |
6630383, | Sep 23 2002 | MONTEREY RESEARCH, LLC | Bi-layer floating gate for improved work function between floating gate and a high-K dielectric layer |
6632279, | Oct 14 1999 | ASM INTERNATIONAL N V | Method for growing thin oxide films |
6642573, | Mar 13 2002 | MONTEREY RESEARCH, LLC | Use of high-K dielectric material in modified ONO structure for semiconductor devices |
6660660, | Oct 10 2000 | ASM INTERNATIONAL N V | Methods for making a dielectric stack in an integrated circuit |
6661058, | Apr 20 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Highly reliable gate oxide and method of fabrication |
6689660, | Jul 08 1997 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | 4 F2 folded bit line DRAM cell structure having buried bit and word lines |
6709978, | Jan 20 1998 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming integrated circuits using high aspect ratio vias through a semiconductor wafer |
6713671, | Jan 22 2002 | BIOPHAN TECHNOLOGIES, INC | Magnetically shielded assembly |
6723577, | Feb 26 1998 | Micron Technology, Inc. | Method of forming an optical fiber interconnect through a semiconductor wafer |
6746930, | Jul 11 2001 | Micron Technology, Inc. | Oxygen barrier for cell container process |
6754108, | Aug 30 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | DRAM cells with repressed floating gate memory, low tunnel barrier interpoly insulators |
6756298, | Jan 18 2000 | Round Rock Research, LLC | Methods and apparatus for making integrated-circuit wiring from copper, silver, gold, and other metals |
6764901, | Oct 06 1997 | Micron Technology, Inc. | Circuit and method for a folded bit line memory cell with vertical transistor and trench capacitor |
6767795, | Jan 17 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Highly reliable amorphous high-k gate dielectric ZrOXNY |
6777715, | Feb 26 1998 | OVONYX MEMORY TECHNOLOGY, LLC | Integrated circuits using optical waveguide interconnects formed through a semiconductor wafer and methods for forming same |
6778441, | Aug 30 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Integrated circuit memory device and method |
6787370, | Aug 26 1999 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method of forming a weak ferroelectric transistor |
6787413, | Jun 13 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Capacitor structure forming methods |
6790791, | Aug 15 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Lanthanide doped TiOx dielectric films |
6804136, | Jun 21 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Write once read only memory employing charge trapping in insulators |
6812100, | Mar 13 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Evaporation of Y-Si-O films for medium-k dielectrics |
6812513, | May 29 1998 | Micron Technology, Inc. | Method and structure for high capacitance memory cells |
6812516, | Feb 27 1998 | Micron Technology, Inc. | Field programmable logic arrays with vertical transistors |
6818937, | Jul 08 1997 | Micron Technology, Inc. | Memory cell having a vertical transistor with buried source/drain and dual gates |
6821862, | Jun 27 2000 | Samsung Electronics Co., Ltd. | METHODS OF MANUFACTURING INTEGRATED CIRCUIT DEVICES THAT INCLUDE A METAL OXIDE LAYER DISPOSED ON ANOTHER LAYER TO PROTECT THE OTHER LAYER FROM DIFFUSION OF IMPURITIES AND INTEGRATED CIRCUIT DEVICES MANUFACTURED USING SAME |
6844203, | Aug 30 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Gate oxides, and methods of forming |
6858120, | Mar 15 2001 | CONVERSANT INTELLECTUAL PROPERTY MANAGEMENT INC | Method and apparatus for the fabrication of ferroelectric films |
6858444, | Mar 15 2001 | Micron Technology, Inc. | Method for making a ferroelectric memory transistor |
6888739, | Jun 21 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Nanocrystal write once read only memory for archival storage |
6914800, | Mar 15 2001 | Micron Technology, Inc. | Structures, methods, and systems for ferroelectric memory transistors |
6919266, | Jul 24 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Copper technology for ULSI metallization |
6921702, | Jul 30 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Atomic layer deposited nanolaminates of HfO2/ZrO2 films as gate dielectrics |
6952032, | Aug 30 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Programmable array logic or memory devices with asymmetrical tunnel barriers |
7045430, | May 02 2002 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Atomic layer-deposited LaAlO3 films for gate dielectrics |
7068544, | Aug 30 2001 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Flash memory with low tunnel barrier interpoly insulators |
7081421, | Aug 26 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Lanthanide oxide dielectric layer |
7235501, | Dec 13 2004 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Lanthanum hafnium oxide dielectrics |
7323423, | Jun 30 2004 | Intel Corporation | Forming high-k dielectric layers on smooth substrates |
20010002280, | |||
20020100418, | |||
20020102818, | |||
20020110991, | |||
20020111001, | |||
20020122885, | |||
20020146916, | |||
20020155688, | |||
20020155689, | |||
20020192974, | |||
20020192975, | |||
20020192979, | |||
20030001212, | |||
20030003635, | |||
20030003702, | |||
20030017717, | |||
20030032270, | |||
20030043637, | |||
20030045082, | |||
20030048666, | |||
20030119246, | |||
20030119291, | |||
20030157764, | |||
20030170389, | |||
20030181039, | |||
20030207032, | |||
20030207540, | |||
20030227033, | |||
20030228747, | |||
20030235961, | |||
20040004245, | |||
20040007171, | |||
20040023461, | |||
20040038554, | |||
20040040494, | |||
20040043541, | |||
20040043569, | |||
20040110348, | |||
20040110391, | |||
20040135186, | |||
20040144980, | |||
20040156578, | |||
20040159863, | |||
20040164357, | |||
20040166628, | |||
20040175882, | |||
20040183108, | |||
20040214399, | |||
20040217410, | |||
20040219783, | |||
20040222476, | |||
20040233010, | |||
20040262700, | |||
20050009370, | |||
20050020017, | |||
20050023574, | |||
20050023594, | |||
20050023595, | |||
20050023602, | |||
20050023603, | |||
20050023624, | |||
20050023625, | |||
20050023626, | |||
20050024092, | |||
20050026349, | |||
20050026360, | |||
20050029547, | |||
20050029604, | |||
20050029605, | |||
20050030825, | |||
20050032292, | |||
20050032342, | |||
20050037563, | |||
20050051828, | |||
20050054165, | |||
20050138262, | |||
20050140462, | |||
20050145959, | |||
20050164521, | |||
20050260357, | |||
20060000412, | |||
20060022252, | |||
20060023513, | |||
20060024975, | |||
20060028867, | |||
20060028869, | |||
20060043492, | |||
20060043504, | |||
20060046505, | |||
20060046522, | |||
20060081895, | |||
20060125030, | |||
20060128168, | |||
20060148180, | |||
20060176645, | |||
20060189154, | |||
EP540993, | |||
EP1096042, | |||
EP1124262, | |||
EP1324376, | |||
JP2002033320, | |||
WO231875, | |||
WO2006026716, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 28 2006 | Micron Technology, Inc. | (assignment on the face of the patent) | / | |||
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | SECURITY INTEREST SEE DOCUMENT FOR DETAILS | 038669 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 038954 | /0001 | |
Apr 26 2016 | Micron Technology, Inc | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | CORRECTIVE ASSIGNMENT TO CORRECT THE REPLACE ERRONEOUSLY FILED PATENT #7358718 WITH THE CORRECT PATENT #7358178 PREVIOUSLY RECORDED ON REEL 038669 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY INTEREST | 043079 | /0001 | |
Jun 29 2018 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 047243 | /0001 | |
Jul 31 2019 | MORGAN STANLEY SENIOR FUNDING, INC , AS COLLATERAL AGENT | Micron Technology, Inc | RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS | 050937 | /0001 |
Date | Maintenance Fee Events |
Mar 31 2009 | ASPN: Payor Number Assigned. |
Sep 12 2012 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Nov 25 2016 | REM: Maintenance Fee Reminder Mailed. |
Apr 14 2017 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Apr 14 2012 | 4 years fee payment window open |
Oct 14 2012 | 6 months grace period start (w surcharge) |
Apr 14 2013 | patent expiry (for year 4) |
Apr 14 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Apr 14 2016 | 8 years fee payment window open |
Oct 14 2016 | 6 months grace period start (w surcharge) |
Apr 14 2017 | patent expiry (for year 8) |
Apr 14 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Apr 14 2020 | 12 years fee payment window open |
Oct 14 2020 | 6 months grace period start (w surcharge) |
Apr 14 2021 | patent expiry (for year 12) |
Apr 14 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |