A communications receiver architecture characterized by a relatively low intermediate frequency (IF) and a polyphase filter. The receiver includes an input amplifier coupled to a carrier signal. Respective i and q demodulators are coupled to the output of the input amplifier. A quadrature local oscillator (lo) generator provides respective lo_i and lo_q inputs to the i demodulator and lo_q inputs to the i demodulator and to the q demodulator. The quadrature lo generator is driven by a phase-locked lo, and the lo frequency is such that an IF of, in one embodiment, approximately 1 MHz results. The i demodulator and q demodulator outputs are applied through respective AID converters to a polyphase filter. The polyphase filter outputs are then processed by a digital i/q demodulator. Although a low IF is not generally understood to promote the image rejection performance of a receiver, substantial image rejection is afforded by the polyphase filter, thereby enabling the receiver to be realized almost entirely as a monolithic integrated semiconductor device.
|
7. A method of digital demodulation, the method comprising:
applying an rf carrier signal, at a frequency rf, to respective signal inputs of an i demodulator and a q demodulator;
applying outputs of a quadrature lo generator to respective lo inputs of the i demodulator and the q demodulator;
coupling an output of the i demodulator directly to an i input of a polyphase filter;
coupling an output of the q demodulator directly to a q input of a polyphase filter;
performing an A/D conversion of the i output of the polyphase filter;
performing an A/D conversion of the q output of the polyphase filter;
coupling the A/D converted i and q outputs of the polyphase filter to inputs of a digital i/q demodulator; and
recovering data through the operation of the digital i/q demodulator.
1. A communications receiver comprising:
an rf amplifier for coupling to an input rf carrier signal;
an i demodulator, directly coupled to the output of the rf amplifier;
a q demodulator, directly coupled to the output of the rf amplifier;
a quadrature lo generator for coupling to an lo signal source, the quadrature lo generator providing an lo_i output to the i demodulator and providing an lo_q output to the q demodulator;
a polyphase filter having a first input directly coupled to the output of the i demodulator and having a second input directly coupled to the output of the q demodulator;
a first A/D converter having an input coupled to a first output of the polyphase filter;
a second A/D converter having an input coupled to a second output of the polyphase filter; and
a digital i/q demodulator having first and second inputs respectively coupled to an output of the first A/D converter and an output of the second A/D converter.
12. A mixer/demodulator for a communications receiver, the mixer/demodulator comprising:
an input terminal for an rf carrier signal at an rf carrier frequency;
a local oscillator (lo) signal source;
a quadrature lo generator coupled to the local oscillator signal source for providing an in-phase lo signal, lo_i, and a quadrature lo signal, lo_q;
an i mixer having an rf carrier input coupled to the input terminal and an lo_i input coupled to the lo_i signal from the quadrature lo generator;
a q mixer having an rf carrier input coupled to the input terminal and an lo_q input coupled to the lo_q signal from the quadrature lo generator;
wherein: (i) the frequency of the lo_i signal is equal to the frequency of the lo_q signal and that frequency is only slightly offset from the rf carrier frequency, and (ii) the lo_i signal and lo_q signal have a predetermined phase relationship;
filter means directly coupled to an output of the i mixer and to an output of the q mixer for substantially reducing the response of the communications receiver to an image signal; and
a digital i/q demodulator coupled to the output of the filter means.
2. A communications receiver as defined in
3. A communications receiver as defined in
4. A communications receiver as defined in
5. A communications receiver as defined in
6. A communications receiver as defined in
8. A method of digital demodulation as defined in
9. A method of digital demodulation as defined in
10. A method of digital demodulation as defined in
11. A method of digital demodulation as defined in
13. A mixer/demodulator as defined in
14. A mixer/demodulator as defined in
15. A mixer/demodulator as defined in
16. A mixer/demodulator as defined in
|
This application is a continuation of U.S. patent application Ser. No. 09/592,016, filed Jun. 12, 2000 now U.S. Pat. No. 6,778,594, the disclosure of which is hereby incorporated by reference herein.
This application contains subject matter which may be related to U.S. Pat. No. 6,560,449 issued May 6, 2003, U.S. Pat. No. 6,650,880 issued Nov. 18, 2003, and U.S. patent application Ser. No. 09/592,009 filed Jun. 12, 2000, the disclosure of each of which is hereby incorporated by reference herein.
1. Field of the Invention
The invention relates to digital communications systems and, more particularly, to a receiver architecture that is characterized by a relatively low intermediate frequency (IF) section, followed by polyphase filter that results in enhanced image rejection, and a digital I/Q demodulator.
2. Description of the Related Art
Digital modulation and demodulation techniques incorporating I/Q (In-phase/Quadrature) modulators and demodulators are widely used in communication systems. I/Q demodulators are abundantly discussed in the technical literature. See, for example, Behzad Razavi, RF Microelectronics, Prentice Hall (1998) and John G. Proakis, Digital Communications, McGraw-Hill (1995). There exists also patent art related to the technology of I/Q modulation and demodulation: U.S. Pat. No. 5,974,306, entitled “Time-Share I/Q Mixer System With Distribution Switch Feeding In-Phase and Quadrature Polarity Inverters” to Hornak, et al; U.S. Pat. No. 5,469,126, entitled “I/Q Modulator and I/Q Demodulator” to Murtojarvi.
Examples of digital communications system applications that incorporate and standardize I/Q modulation and demodulation include the GSM (Global System for Mobile Communications), IS-136 (TDMA), IS-95 (CDMA), and EEEE 802.11 (wireless LAN). I/Q modulation and demodulation have also been proposed for use in Bluetooth wireless communication systems.
Bluetooth is a low-power radio technology being developed with a view to substituting a radio link for wire and cable that now connect electronic devices, such as personal computers, printers and a wide variety of handheld devices, including palm-top computers, and mobile telephones. The development of Bluetooth began in early 1998 and has been promoted by a number of telecommunications and computer industry leaders. The Bluetooth specification is intended to be open and royalty-free and is available to potential participants as a guide to the design and development of compatible products.
The Bluetooth system operates in the 2.4 GHz ISM (Industrial, Scientific, Medical) band, and devices equipped with Bluetooth technology are expected to be capable of exchanging data at speeds up to 720 Kbs at ranges up to 10 meters. This performance is achieved using a transmission power of 1 mw and the adoption of frequency hopping protocols to avoid interference. In the event that a Bluetooth-compatible receiving device detects a transmitting device within 10 meters, the receiving device will automatically modify its transmitting power to accommodate the range. The receiving device is also required to operate in a low-power mode as traffic volume abates, or ceases altogether.
Bluetooth devices are capable of interlinking to form piconets, each of which may have up to 256 traits, with one master and seven slaves active while others idle in standby nodes. Piconets can overlap, and slaves can be shared. In addition, a form of scatternet may be established with piconets overlapping, thereby allowing data to migrate across the networks.
The invention addressed herein is driven by the long-standing requirement, applicable with equal force to Bluetooth designs, to eliminate, or least minimize, the need for external filters commonly encountered in the design of contemporary double-conversion communications receivers. An example of the typical double-conversion receiver architecture is illustrated in
With continued reference to the receiver architecture depicted in
What is notable with respect to the above receiver architecture, and underscored in
The above and other objects, advantages and capabilities are achieved in one aspect of the invention by a communications receiver that comprises an amplifier for coupling to an input carrier signal; an I demodulator, coupled to the output of the amplifier; a Q demodulator, coupled to the output of the amplifier; a quadrature LO generator for coupling to an LO signal source, the quadrature LO generator providing an LO_I output to the I demodulator and providing an LO_Q output to the Q demodulator; a polyphase filter having a first input coupled to the output of the I demodulator and having a second input coupled to the output of the Q demodulator; a first A/D converter having an input coupled to a first output of the polyphase filter; a second A/D converter having an input coupled to a second output of the polyphase filter; and a digital I/Q demodulator having first and second inputs respectively coupled to the first and second outputs of the polyphase filter. In greater detail, a preferred embodiment of the communications receiver is designed to have a low IF, approximately 1 MHz; and the polyphase filter is constructed to have a first input node coupled to the output of the I demodulator; a second input node coupled to the output of the Q demodulator; a first output node coupled to the input of the first A/D converter; a second output node coupled to the input of the second A/D converter; a reference node; a plurality of interior nodes; a plurality of capacitive elements; and a plurality of gyrator elements, each having an associated input terminal and an associated output terminal; and wherein: (i) a respective capacitive clement is coupled between each input node and the reference node, between each output node and the reference node, and between each interior node and the reference node, and (ii) a gyrator element is coupled between the input nodes, between the output nodes, between each input node and one internal node, between each output node and one internal node.
In another aspect, the invention is intended to realize a method of digital demodulation, preferably effected through a single integrated-circuit device, and with minimal reliance on outboard frequency-selective elements, such as SAWs, crystal filters, and the like. The method comprises the steps: applying a carrier signal, at a frequency RF, to the respective signal inputs of an I demodulator and a Q demodulator; applying the outputs of a quadrature LO generator to the respective LO inputs of the I demodulator and the Q demodulator; coupling the output of the I demodulator to the I input of a polyphase filter; coupling the output of the Q demodulator to the Q input of a polyphase filter; performing an A/D conversion of the I output of the polyphase filter; performing an A/D conversion of the Q output of the polyphase filter; coupling the A/D-converted I and Q outputs of the polyphase filter to the inputs of a digital I/Q demodulator; and recovering data through tile operation of the I/Q demodulator. More specifically, the method contemplates conversion of the RF carrier to a relatively low F, approximately +1 MHz. In addition, the method, in a particularized embodiment, is predicated on the operation of a polyphase filter constructed to have a first input node coupled to the output of the I demodulator; a second input node coupled to the output of the Q demodulator; a first output node coupled to the input of the first A/D converter; a second output node coupled to the input of the second A/D converter; a reference node; a plurality of interior nodes; a plurality of capacitive elements; and a plurality of gyrator elements, each having an associated input terminal and an associated output terminal; wherein: (i) a respective capacitive element is coupled between each input node and the reference node, between each output node and the reference node, and between each interior node and the reference node, and (ii) a gyrator element is coupled between the input nodes, between the output nodes, between each input node and one internal node, between each output node and one internal node.
In further ramification, the invention resides in a mixer/demodulator for a communications receiver. The mixer/demodulator comprises an input terminal for a carrier signal at a carrier frequency; a local oscillator (LO) signal source; a quadrature LO generator coupled to the local oscillator signal source for providing an in-phase LO signal LQ_I, and a quadrature LO signal, LO_Q; an I mixer (13) having a carrier input coupled to the input terminal and an LO_I input coupled to the LO_I signal from the quadrature LO generator; a Q mixer (14) having a carrier input coupled to the input terminal and an LO_Q input coupled to the LO_Q signal from the quadrature LO generator; wherein: (i) the frequency of the LO_I signal is equal to the frequency of the LO_Q signal and that frequency is only slightly offset from the carrier frequency, and (ii) the LO_I signal and LO_Q signal have a predetermined phase relationship; filter means coupled to the output of the I mixer and to the output of the Q mixer for substantially reducing the response of the communications receiver to an image signal; and a digital I/Q demodulator coupled to the output of the filter means. In a particularized embodiment, the polyphase filter is constructed to have a first input node coupled to the output of the I demodulator; a second input node coupled to the output of the Q demodulator; a first output node coupled to the input of the first A/D converter; a second output node coupled to the input of the second A/D converter; a reference node; a plurality of interior nodes; a plurality of capacitive elements; and a plurality of gyrator elements, each having an associated input terminal and an associated output terminal; and wherein: (i) a respective capacitive element is coupled between each input node and the reference node, between each output node and the reference node, and between each interior node and the reference node, and (ii) a gyrator element is coupled between the input nodes, between the output nodes, between each input node and one internal node, and between each output node and one internal node.
The subject invention may be better understood, and its numerous objects, features and advantages made apparent to those skilled in the art, with reference to the following Drawings, wherein:
For a thorough understanding of the subject invention, reference is made to the following Description, including the appended claims, in conjunction with the above-described Drawings.
Referring now to
In general, image rejection refers to the ability of the receiver to reject responses resulting from RF signals at a frequency offset from the desired RF carrier frequency by an amount equal to twice the intermediate frequency (IF) of a dual-conversion receiver. For example, if the desired RF signal is at 100 MHz, and the receiver IF is 10.7 MHz, than the receiver local oscillator (LO) will be tuned to 89.3 MHz. However, as is well known to those skilled in the art, the receiver will also exhibit a response to undesired RF signals at frequency 10.7 MHz below the LO frequency, that is, at 78.6 MHz. The receiver's response to the 78.6 MHz signal is referred to as the image response, because the image signal resides at a frequency opposite the LO frequency from the desired RF carrier, and is offset from the LO frequency by a frequency 20 equal to the IF.
The output of BPF 11 is coupled to the input of a low-noise RF amplifier LNA 20. In general, LNA is primarily significant in that its noise figure is the predominant factor in determining the noise figure, and therefore the sensitivity, of the receiver. In addition, LNA imparts a level of amplification to the RF input signal that is necessary to effectively drive the mixer section of the receiver. The output of LNA 20 is coupled to the receiver mixer/demodulator input at terminal 12.
The mixer/demodulator includes a quadrature demodulator, including I demodulator 13 and Q demodulator 14. As is commonplace in contemporary receiver design, the receiver incorporates a digital, frequency-synthesized LO function, performed by a voltage-controlled oscillator (VCO) 15, driven by a phase-locked loop (PLL) 16. For a comprehensive exposition of digital frequency-synthesis techniques, see William F. Egan, Frequency Synthesis by Phase Lock, John Wiley & Sons, Inc., (2000). The LO signal is coupled to an input of a quadrature phase-shifter 17. In the receiver architecture presently contemplated, the operating frequency of the LO is selected to be offset from the desired RF carrier frequency by approximately 1 MHz, thereby resulting in a relatively low IF at 1 MHz. With respect to conventional receiver designs, a low IF is generally contraindicated when image rejection is an important consideration. However, in a manner to be described below, the subject receiver architecture achieves the benefits associated with a low IF, while satisfying image rejection requirements. Consistent with designs regularly invoked by artisans, phase-shifter 17 delivers an in-phase version of the LO, LO_I signal 13a, to I demodulator 13 and a quadrature (90° phase shifted) version of the LO, LO_Q signal 14a, to Q demodulator 14. The respective demodulated outputs of demodulators 13 and 14 constitute, respectively, the demodulated analog I and Q signals.
An advantage of the receiver architecture of
where W×L is total area occupied by the device on the semiconductor die.
As is immediately apparent from the above, deviations in critical MOS device parameters vary inversely with to the area occupied by the device. Because lower frequencies of IF operation permit larger device geometries, mismatch in a receiver IF section tends to be ameliorated as the IF is reduced.
It has been empirically determined that contemporary semiconductor fabrication processes result in I channel and Q channel matching that limits image rejection to approximately 30 to 35 db. In systems implemented with CMOS technology, virtually mandatory when power consumption is a paramount design consideration, not even this level of performance is attainable. This detriment derives from the fact that CMOS devices tend to demonstrate less favorable matching characteristics. Inasmuch as a 35 db image rejection specification is considered marginal for most digital communications receiver applications, the problems confronted in a CMOS-based design are glaringly apparent.
The LO_I output, at terminal 13b, of I demodulator 13 is coupled to the I input of a polyphase filter 33. Similarly, the LO_Q output, at terminal 14b, of Q demodulator 14 is coupled to the Q input of the polyphase filter. The respective LO_I and LO_Q outputs are each centered at a frequency of 1 MHZ, but are 90° out of phase. As will be seen, incorporation of the polyphase filter into the receiver architecture results in excellent image rejection, not obtainable with simple filters, even though the IF is only 1 MHz. The salient aspect of the polyphase filter is that it enables the synthesis of a transfer function that discriminates between positive and negative frequencies. Of course, the frequency of the image signal, after conversion, is the negative of the frequency the desired frequency. A graphical representation of a polyphase filter transfer function is depicted in
From
YRE(S)=XRE(S)HRE(S)+XIM(S)HIM(S)
YIM(S)=XRE(S)HIM(S)+XIM(S)HRE(S).
An example of an active polyphase filter arrangement is provided in U.S. Pat. No. 4,723,318, entitled “Active Polyphase Filters”, to Christopher B. Marshall. The arrangement described therein obtains asymmetric poles and zeros in the filter transfer function through the use of feedback. Specifically, a first polyphase filter is included in a feedback path, and a second polyphase filter is included in a feedforward path. In operation, the loop gain at an image frequency can be designed to be much greater than unity, thereby making the feedforward path insensitive to mismatch. Alternatively, the loop gain at the image frequency can be made much less than unity, thereby making the feedback path insensitive to matching. Furthermore, it is known that a polyphase filter, with a transfer function generalized as immediately above, may be implemented, inter alia, as a passive, sequence-asymmetric RC network or as an array of cross-coupled gm-C filters. An example of the former implementation is contained in U.S. Pat. No. 6,560,449, issued May 6, 2003. See, for example,
As may be seen in
Polyphase filter 33 is coupled between a pair of input nodes, 41a and 41b, and a pair of output nodes, 42a and 42b, and has a reference, or GND, node, 43. Polyphase filter 33 also exhibits a number of interior nodes 44a, 44b, and 44c, and 45a, 45b, and 45c. Input node 41a is coupled to the output of I demodulator 13, and input node 41b is coupled to the output of Q demodulator 14.
The polyphase filter construction is also characterized by a capacitance (C1, C6) coupled between each input node and GND and a capacitance (C5, C10) coupled between each output node and GND. A capacitance is also coupled between each interior node and GND. To wit: C2 between node 44a and GND, C3 between node 44b and GND, C4 between 44c and GND, C7 between 45a and GND, C8 between 45b and GND, and C9 between 45c and GND. A gyrator, GYR5, couples the pair of input nodes 41a and 41b; and a gyrator, GYR9, couples the output nodes 42a and 42b. Interior nodes 44a, 44b, and 44c are sequentially series connected between input node 41a and output node 42a by gyrators GYR1, GYR2, GYR3 and GYR4, respectively. Interior nodes 45a, 45b, and 45c are, similarly, sequentially series connected between input node 41b and output-node 42b by gyrators GYR10, GYR11, GYR12 and GYR13, respectively. In addition, matched pairs of interior nodes are coupled by gyrators. Node 44a is coupled to node 45a by GYR6; node 44b is coupled to node 45b by GYR7; and node 4c is coupled to node 45c by GYR8.
The polyphase filter configuration of
Returning again to
Although the subject invention has been described in detail in the context of and with the reliance on and of reference to, the exemplary embodiments presented above, the invention is not to be circumscribed by the described embodiments, but is to be afforded a scope commensurate with the appended claims, and substantial equivalents thereof. Those having ordinary skill in the art may readily comprehend various additions, modifications and improvements to the described embodiments of the invention, and all such modifications are to be deemed within the scope of the invention. Specifically, although the invention teaches the combination of a low IF and polyphase filter to attain the salutary joint effect of acceptable image rejection accompanied by minimal requirement for outboard, non-integrable filter stages, it should be understood that the term “low IF” is to be construed contextually, and not limited to 1 MHZ, as described above. In fact, it may well be that in some manifestations of the inventive concept, an IF of 1 MHZ may be regarded as conventional or, in some sense, “high”. The point being that an IF is considered low or high primarily with reference to the anticipated frequency of the desired carrier signal, but also with reference to the prevailing state of semiconductor device fabrication processes. For example, if the anticipated carrier frequency is 100 HZ, then a 1 MHZ IF is low in that an image signal is only 2 MHz offset from the desired carrier. Conventional filters having a nominal center frequency of 100 MHz, for example, are not, without resort to extraordinary measures, likely to exhibit a degree of selectivity that will substantially attenuate an image signal merely 2 MHz (2%) off center. In this first attribute, the IF is “low”. In a second attribute, the IF is low if the then-prevailing semiconductor fabrication techniques result in appreciably more precise device matching than is characteristic at frequencies that are, therefore, not “low”.
With respect to the polyphase filter, it is nearly truistic to caution that unless specifically so claimed, the invention is not to be limited to a polyphase filter configuration described above. Nor must the filter achieve the image rejection indicated above. The operative criterion is that the filter discriminate between the desired IF and the image, and that it provide the level of attenuation of the image that is appropriate to the overall system design.
Furthermore, although the art recognizes the use of polyphase filters as a vehicle for image rejection, see, for example U.S. Pat. No. 5,974,306, entitled, “Time-Share I/Q Mixer System With Distribution Switch Feeding In-Phase and Quadrature Polarity Inverters,” to Hornak et al., that art does not teach or recognize the arguably synergistic results offered by a receiver architecture based on both low IF and polyphase filtering.
Patent | Priority | Assignee | Title |
11709378, | Mar 17 2021 | Tectus Corporation | IQ matching circuit for contact lens radio receiver |
9252743, | Sep 28 2012 | Intel Corporation | Distributed polyphase filter |
Patent | Priority | Assignee | Title |
4696055, | Dec 19 1984 | U S PHILIPS CORPORATION 100 EAST 42ND STREET, NEW YORK, NY 10017 | RF tuning circuit which provides image frequency rejection |
4723318, | Dec 19 1984 | U S PHILIPS CORPORATION 100 EAST 42ND STREET, NEW YORK, NY 10017 A CORP OF DE | Active polyphase filters |
5469126, | Sep 11 1993 | Qualcomm Incorporated | I/Q-modulator and I/Q-demodulator |
5715529, | Jun 26 1992 | Pendragon Wireless LLC | FM receiver including a phase-quadrature polyphase if filter |
5812823, | Jan 02 1996 | International Business Machines Corporation | Method and system for performing an emulation context save and restore that is transparent to the operating system |
5926646, | Sep 11 1997 | GLOBALFOUNDRIES Inc | Context-dependent memory-mapped registers for transparent expansion of a register file |
5974306, | Oct 12 1994 | Agilent Technologies Inc | Time-share I-Q Mixer system with distribution switch feeding in-phase and quadrature polarity inverters |
6035186, | Mar 19 1996 | ST Wireless SA | Integrated receiver |
6061711, | Aug 19 1996 | Samsung Electronics Company, Ltd | Efficient context saving and restoring in a multi-tasking computing system environment |
6278870, | Sep 25 1997 | ST Wireless SA | Phasing receivers |
6347123, | Jul 10 1998 | Qualcomm Incorporated | Low-current sample rate converter |
6778594, | Jun 12 2000 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Receiver architecture employing low intermediate frequency and complex filtering |
EP797292, | |||
WO9916179, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jul 01 2004 | Broadcom Corporation | (assignment on the face of the patent) | / | |||
Feb 01 2016 | Broadcom Corporation | BANK OF AMERICA, N A , AS COLLATERAL AGENT | PATENT SECURITY AGREEMENT | 037806 | /0001 | |
Jan 19 2017 | BANK OF AMERICA, N A , AS COLLATERAL AGENT | Broadcom Corporation | TERMINATION AND RELEASE OF SECURITY INTEREST IN PATENTS | 041712 | /0001 | |
Jan 20 2017 | Broadcom Corporation | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 041706 | /0001 | |
May 09 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | MERGER SEE DOCUMENT FOR DETAILS | 047195 | /0827 | |
Sep 05 2018 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | CORRECTIVE ASSIGNMENT TO CORRECT THE EFFECTIVE DATE OF MERGER PREVIOUSLY RECORDED AT REEL: 047195 FRAME: 0827 ASSIGNOR S HEREBY CONFIRMS THE MERGER | 047924 | /0571 |
Date | Maintenance Fee Events |
Dec 10 2012 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 09 2016 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 25 2021 | REM: Maintenance Fee Reminder Mailed. |
Jul 12 2021 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jun 09 2012 | 4 years fee payment window open |
Dec 09 2012 | 6 months grace period start (w surcharge) |
Jun 09 2013 | patent expiry (for year 4) |
Jun 09 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jun 09 2016 | 8 years fee payment window open |
Dec 09 2016 | 6 months grace period start (w surcharge) |
Jun 09 2017 | patent expiry (for year 8) |
Jun 09 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jun 09 2020 | 12 years fee payment window open |
Dec 09 2020 | 6 months grace period start (w surcharge) |
Jun 09 2021 | patent expiry (for year 12) |
Jun 09 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |