A method is provided for making a semiconductor device, comprising (a) providing a semiconductor stack comprising a first semiconductor layer (407) having a <110> crystallographic orientation and a second semiconductor layer (405) having a <100> crystallographic orientation; (b) defining an oxide mask (415) in the first semiconductor layer; and (c) utilizing the oxide mask to pattern the second semiconductor layer.

Patent
   7556992
Priority
Jul 31 2006
Filed
Jul 31 2006
Issued
Jul 07 2009
Expiry
Feb 14 2027
Extension
198 days
Assg.orig
Entity
Large
2
5
EXPIRED
11. A method for making a semiconductor device, comprising:
providing a semiconductor stack having first and second semiconductor layers which have first and second distinct crystallographic orientations, respectively, wherein said first semiconductor layer has a mesa defined therein which is capped with a hard mask;
forming an oxide layer on a side of the mesa;
removing the hard mask;
etching the portion of the first semiconductor layer disposed within the mesa; and
patterning the second semiconductor layer with the oxide layer.
1. A method for making a semiconductor device, comprising:
forming a mask over a semiconductor stack, wherein the stack includes a first semiconductor layer comprising a first semiconductor material and having a (100) surface orientation and a channel direction selected from the group consisting of <110> and <100>channel directions, and a second semiconductor layer comprising a second semiconductor material and having a (110) surface orientation and a <211> direction parallel to the channel direction of the first semiconductor layer;
patterning the second semiconductor layer to form a plurality of mesas therein capped by the mask;
oxidizing the exposed surfaces of the patterned second semiconductor layer;
removing the mask, thereby exposing a portion of the second semiconductor material;
etching the exposed portion of the second semiconductor material; and
patterning the first semiconductor layer with the oxidized surfaces of the second semiconductor layer.
2. The method of claim 1, wherein the step of etching the exposed portion of the second semiconductor material exposes a portion of the first semiconductor layer.
3. The method of claim 1, wherein the semiconductor device is a FinFET.
4. The method of claim 1, wherein patterning the first semiconductor layer comprises:
forming a nitride mask on the first semiconductor layer; and
etching the first semiconductor layer through the nitride mask.
5. The method of claim 4, wherein forming a nitride mask comprises:
depositing a layer of nitride over the first semiconductor layer; and
patterning the layer of nitride.
6. The method of claim 1, wherein the second semiconductor layer is essentially planar, and wherein each of the plurality of mesas have sidewalls that are essentially perpendicular to the plane of the second semiconductor layer.
7. The method of claim 1, wherein each of the plurality of mesas comprises a core of the first semiconductor material having an outer layer of oxide thereon.
8. The method of claim 1, wherein the step of removing the mask exposes the core of each of the plurality of mesas, and further comprising removing the core by etching.
9. The method of claim 1, wherein the second semiconductor layer is a semiconductor-on-insulator (SOI) layer.
10. The method of claim 1, wherein the semiconductor device is a FinFET.
12. The method of claim 11, wherein the oxide layer is formed by oxidizing a side of the mesa.
13. The method of claim 11, wherein the mesa is formed by etching the first semiconductor layer through at least one opening in the hard mask.
14. The method of claim 11, wherein forming an oxide layer on a side of the mesa includes forming first and second oxide layers on first and second sides of the mesa, respectively.
15. The method of claim 11, wherein the hard mask is a nitride mask, and wherein patterning the first semiconductor layer comprises etching the first semiconductor layer through the nitride mask.
16. The method of claim 15, wherein the hard mask is formed by:
depositing a layer of nitride over the first semiconductor layer; and
patterning the layer of nitride.
17. The method of claim 11, wherein the second semiconductor layer is essentially planar, and wherein the mesa has sidewalls that are essentially perpendicular to the plane of the second semiconductor layer.
18. The method of claim 11, wherein the mesa comprises a core of the first semiconductor material having an outer layer of oxide thereon.
19. The method of claim 11, wherein the step of removing the hard mask exposes the core of each of the mesa, and further comprising removing the core by etching.
20. The method of claim 11, wherein the second semiconductor layer is a semiconductor-on-insulator (SOI) layer.
21. The method of claim 11, wherein the mask is of essentially uniform thickness.
22. The method of claim 11, wherein the semiconductor device is a FinFET.

The present disclosure relates generally to semiconductor devices, and more particularly to methods for making FinFETs and other semiconductor devices having vertical structures.

The well known and ongoing movement in the semiconductor industry toward further miniaturization of semiconductor devices has required regular increases in the density of devices placed on IC substrates. This, in turn, has necessitated reductions in the dimensions of the devices themselves and of their components. For example, the dimensions of gates, and the channel separation of source and drain elements, have become progressively smaller.

The aforementioned trend presents issues for the performance characteristics, reliability, and durability of semiconductor devices. In particular, as semiconductor devices continue to shrink in size, problems with short channel effects, punch-through, and current leakage become more pronounced. These problems have significant adverse impacts on the performance of semiconductor devices, and greatly complicate the manufacturing processes used to fabricate these devices.

In particular, as channel lengths are reduced, the source and drain depletion regions are disposed in closer proximity to each other. In such short channel devices, the drain begins to influence the channel and reduces the influence of the gate. This phenomenon is known as the short channel effect. The impact of the short channel effect on device performance is often manifested as a reduction in the device threshold voltage or as an increase in the sub-threshold current.

One method for reducing or eliminating short channel effects is to reduce the thickness of the channel region between the source and drain. This may be accomplished, for example, through the use of FDSOI devices or ultra-thin body devices. Even better short channel control is possible by providing gates on either side of this thin channel region, since two gates control the thin silicon channel region much more effectively than one and reduce the influence of the drain on the channel.

One of the outcomes of the continuing efforts to resolve the short channel effect and the other problems as noted above has been the development of FinFETs. FinFETs are field effect transistors (FETs) that are equipped with a gate electrode controlling a thin vertical fin-shaped channel region. One example of such a device is depicted in FIG. 1. The device depicted therein is fabricated on a dielectric layer 2 and includes a silicon drain island 4 and a source island 6 that are connected by a silicon fin or channel 8. The source, drain, and channel are covered by a dielectric layer or hard mask 9 during a stage of the process, and a gate 11 extends across both sides of the channel fin 8 and is isolated from the gate 11 by a gate oxide (not shown). Thus, inversion layers are formed on both sides of the channel. Such a structure has the advantage of providing double gates to effectively suppress the short channel effect and to enhance drive current. Also, since the channels are parallel planes, parasitic corner effects are overcome. Moreover, since the fin is very thin, doping of the fin may not be required in order to suppress the short channel effect.

While FinFET devices such as that depicted in FIG. 1 have many advantages, there is still a need in the art for further improvements in these devices. For example, in some conventional FinFET designs, when more current is needed from a FinFET, fins are added in parallel with the gate extending over each of the fins. Hence, in order to get increased current for a given area, the pitch of the fins (that is, the distance equal to the width of the fins and the space between the fins) has to be minimized. Unfortunately, it has proven difficult to achieve further reductions in the pitch of FINFET devices beyond the values already achieved, due to fundamental limitations in existing lithography techniques. In particular, the line edge roughness (LER, which is a measure of the variation in line width along the length of a line), parallelism of the two fin sidewalls, and critical dimension (CD) variation attendant to these processes present problems for good manufacturability.

There is thus a need in the art for devices and methodologies which overcome this problem. This and other needs may be met by the devices and methodologies described herein.

FIG. 1 is an illustration of a prior art FinFET device;

FIG. 2 is an illustration of a step in a prior art process for fabricating FinFET devices;

FIG. 3 is an illustration of a step in a prior art process for fabricating FinFET devices;

FIG. 4 is an illustration of a step in a prior art process for fabricating FinFET devices;

FIG. 5 is an illustration of a step in one embodiment of a process for fabricating FinFET devices in accordance with the teachings herein;

FIG. 6 is an illustration of a step in one embodiment of a process for fabricating FinFET devices in accordance with the teachings herein;

FIG. 7 is an illustration of a step in one embodiment of a process for fabricating FinFET devices in accordance with the teachings herein;

FIG. 8 is an illustration of a step in one embodiment of a process for fabricating FinFET devices in accordance with the teachings herein;

FIG. 9 is an illustration of a step in one embodiment of a process for fabricating FinFET devices in accordance with the teachings herein;

FIG. 10 is an illustration of a step in one embodiment of a process for fabricating FinFET devices in accordance with the teachings herein;

FIG. 11 is an illustration of a step in one embodiment of a process for fabricating FinFET devices in accordance with the teachings herein; and

FIG. 12 is an illustration of a step in one embodiment of a process for fabricating FinFET devices in accordance with the teachings herein.

In one aspect, a method for making a semiconductor device is provided which comprises (a) providing a semiconductor stack including first and second semiconductor layers which comprise first and second semiconductor materials, respectively; (b) oxidizing the first semiconductor layer, thereby forming an oxide mask; and (c) patterning the second semiconductor layer with the oxide mask.

In another aspect, a method for making a semiconductor device is provided which comprises (a) forming a hard mask over a semiconductor stack containing first and second semiconductor layers, wherein the first semiconductor layer comprises a first semiconductor material and has a (100) surface orientation and a <110> or <100> channel direction, and wherein the second semiconductor layer comprises a second semiconductor material and has a (110) surface orientation and a <211> direction parallel to the channel direction of the first semiconductor layer; (b) patterning the second semiconductor layer to form a plurality of mesas therein capped by the hard mask; (c) oxidizing the exposed surfaces of the patterned second semiconductor layer; (d) removing the hard mask, thereby exposing a portion of the second semiconductor material; (e) etching the exposed portion of the second semiconductor material, thereby forming an oxide mask; and (f) patterning the first semiconductor layer with the oxide mask.

In a further aspect, a semiconductor device is provided which comprises (a) a first semiconductor layer comprising a first semiconductor material and having a (100) surface orientation and a <110> or <100> channel direction; (b) a second semiconductor layer comprising a second semiconductor material and having a (110) surface orientation and a <211> direction parallel to the channel direction of the first semiconductor layer, wherein said second semiconductor layer has a plurality of mesas defined therein; and (c) a hard mask disposed over said second semiconductor layer such that each of the plurality of mesas is capped with the hard mask.

These and other aspects of the present disclosure are described in greater detail below.

It has now been found that the aforementioned infirmities may be overcome through the provision of a method that combines wet etch and layer transfer techniques to obtain a pattern in an active (or device) layer having very low line edge roughness (LER), fin sidewalls with high parallelism, and critical dimension (CD) variation. This is preferably achieved by creating a desired pattern in a sacrificial (preferably semiconductor) layer, and then transferring the pattern to an active (or device) semiconductor layer. The methodology described herein may be used to increase feature density in FinFET transistors and other semiconductor devices beyond the limits fundamental to the photolithographic techniques currently known in the art, and also offers a means for controlling fin thickness in such devices to a high degree.

Preferably, in the devices and methodologies described herein, the sacrificial layer has a first crystallographic orientation, and the active layer preferably has a second crystallographic orientation that is distinct from the first crystallographic orientation. Thus, for example, the sacrificial layer may be silicon with a (110) surface orientation and a <211> direction parallel to the channel direction of the active semiconductor layer, and the device layer may be silicon with a (100) surface orientation, the channel direction being <110> or <100>. These crystallographic orientations permit the use of a timed wet etch which is highly anisotropic, due to the <110> crystallographic orientation of the sacrificial semiconductor layer and, in particular, the large differences in etch rates experienced in different directions with respect to the crystallographic plane. Hence, in some embodiments, this etch can be used to form trenches (and therefore FinFETs and other vertical structures) with sidewalls that are extremely smooth and almost perfectly vertical.

The methodologies disclosed herein may be further understood by first considering the prior art process depicted in FIGS. 2-4. FIG. 2 shows a partial side cross-sectional view of a semiconductor wafer during a stage in the manufacture of a transistor according to a prior art process. The wafer 101 includes an insulating layer 103. A structure 104 has been formed over insulating layer 103. The structure 104 includes a semiconductor structure portion 105 formed over insulating layer 103, a dielectric portion 111 (e.g. silicon dioxide) formed over semiconductor structure portion 105 and insulating layer 103, and a nitride portion 109 located over dielectric portion 111 and semiconductor structure portion 105.

The structure 104 may be formed by depositing a layer of semiconductor material over insulating layer 103, forming a dielectric layer over the semiconductor layer (as by thermal oxidation of the semiconductor layer or by atomic layer deposition of a high K dielectric), and then depositing a layer of nitride over the dielectric layer. The semiconductor layer 105, the dielectric layer 111, and the nitride layer 109 are then patterned using photolithographic techniques to form structure 104. Afterwards, a dielectric layer 106 is formed on the sidewalls of semiconductor structure portion 105. In later processing steps, a channel region and current terminal regions of a transistor are formed in semiconductor structure portion 105 of structure 104. Semiconductor structure portion 105 may be made of single crystal silicon or polysilicon bonded on insulating layer 103.

Referring now to FIG. 3, a conformal polysilicon layer 203 is deposited over wafer 101 including over structure 104. In later processing steps, polysilicon layer 203 is utilized to form the independent gate structures of a FinFET transistor. In the embodiment shown, a conformal nitride layer 205 is then deposited over layer 203. Conformal nitride layer 205 may be used both as an antireflective coating and as a hard mask for etching layer 203.

FIG. 4 is a partial isometric view of wafer 101 after layers 205 and 203 have been patterned to form gate structure 301. Layers 205 and 203 are patterned by the utilization of conventional photolithographic techniques. During the patterning, the portion of nitride portion 109 located over structure 104 but not located under gate structure 301 is removed. The additional processing steps used to complete the FinFET device are well known in the art and may be found, for example, in commonly assigned U.S. Patent application 2004/0235300 (Mathew et al.).

While the process depicted in FIGS. 2-4 represents a notable improvement in the art, as noted above, this process relies on photolithographic techniques to define the fins of the device. Consequently, the fin pitch, line edge roughness (LER) and critical dimension (CD) variation attainable with this process may be limited to the values currently attainable by photolithography.

FIGS. 5-12 illustrate a first particular, non-limiting embodiment of a process in accordance with the teachings herein. With reference to FIG. 5, a wafer stack 401 is provided which comprises a buried oxide (BOX) 403, an active semiconductor layer 405 (from an SOI wafer) having a (100) surface orientation and a <110> or <100> channel direction (in this embodiment, active semiconductor layer 405 serves as the active or device layer), a sacrificial semiconductor layer 407 having a (110) surface orientation and a <211> direction parallel to the channel direction of active semiconductor layer 405 (in this embodiment, sacrificial semiconductor layer 407 acts as a sacrificial pattern transfer layer), and a layer of SiN 409. Such a structure may be achieved, for example, through wafer bonding followed by SiN deposition.

Referring now to FIG. 6, the layer of SiN 409 is patterned using suitable photolithographic techniques, which preferably include use of a photomask in conjunction with a dry etch. The dry etch may be, for example, reactive ion etching (RIE) using CF4. The layer of SiN 409 is then used as a hard mask for patterning the underlying sacrificial semiconductor layer 407. One skilled in the art will appreciate that other materials as are known to the art may be substituted for SiN. However, the use of SiN is preferred in the process described herein due to its desirable optical properties (in particular, it can be made to have low reflectivity and an index of refraction which closely matches that of silicon) which help to optimize the photolithography process.

After the hard mask has been formed and the photoresist is stripped, a timed wet etch is utilized to pattern sacrificial semiconductor layer 407. The timed wet etch (which may utilize, for example, an aqueous KOH solution) is highly anisotropic, due to the <110> crystallographic orientation of sacrificial semiconductor layer 407 and, in particular, the large differences in etch rates experienced in different directions with respect to the crystallographic plane. Hence, in some embodiments, this etch can be used to form trenches with sidewalls that are extremely smooth and almost perfectly vertical.

After the aforementioned steps, the structure appears as depicted in FIG. 6, with a plurality of mesas 411 separated by trenches 413. The etch of sacrificial semiconductor layer 407 is preferably incomplete so as to leave a portion of the semiconductor material of that layer at the bottom of the trench 413. Though not preferred, in some embodiments, an etch with a desired degree of isotropy may be used to etch sacrificial semiconductor layer 407 so as to further thin the mesas 411 which, as seen below, may result in further reduction of feature pitch.

Referring now to FIG. 7, sacrificial semiconductor layer 407 is subjected to thermal oxidation to form a layer of oxide 415 thereon. Preferably, this oxidation step consumes the remaining portion of the semiconductor material at the bottom of the trench 413, as well as a portion of sacrificial semiconductor layer 407 which forms the sidewalls of the trench 413. Various oxidation processes may be used for this step, including, but not limited to, dry oxidation in an oxygen/inert gas atmosphere comprising about 6% by volume of HCl at a temperature within the range of about 700° C. to about 1000° C. The inert gas may be, for example, nitrogen or argon. As described below, the layer of oxide 415 formed on the sidewalls of the trench is subsequently used as a hard mask to form device features in underlying active semiconductor layer 405.

Referring now to FIG. 8, the horizontal portions of the layer of oxide 415 are thinned down with an anisotropic RIE dry etch using the layer of SiN 409 as a hard mask. The RIE etch is preferably a chlorine-based etch which may utilize, for example, BCl3 or other suitable materials. Though not preferred, in some embodiments, the anisotropy of this etch can be manipulated to produce a desired level of thinning in the vertical portions of the layer of oxide 415 which, as seen below, may result in further reduction of the fin pitch.

As shown in FIG. 9, the SiN hard mask 409 is then removed through etching with hot aqueous phosphoric acid, which may be heated, for example, to about 90° C. In some embodiments, other techniques known to the art, such as chemical mechanical planarization (CMP), may be used for this purpose.

The exposed remaining portion of <110> sacrificial semiconductor layer 407 is then etched with a suitable, and preferably timed, dry or wet etch that is selective to the oxide layer 415. The oxide layer 415 serves as an etch mask during this step with respect to the underlying semiconductor layer 405. The remaining horizontal portion of the oxide layer 415 is then removed with a suitable etchant, such as a dilute aqueous HF solution, as shown in FIG. 10. Preferably, the concentration of this HF solution by weight is at least about 200:1 water to HF, more preferably at least about 600:1 water to HF, and most preferably about 1200:1 water to HF. The etch used for this purpose is also preferably an isotropic timed etch although, in some embodiments, etches having varying degrees of anisotropy may also be used in this step. The duration of this etch can be manipulated to produce a desired level of thinning in the vertical portions of the layer of oxide 415 which, as seen below, may result in further reduction of the feature pitch.

It will be appreciated that, at this point in the process, an ultra-fine oxide pattern has been formed over active semiconductor layer 405. The remaining steps defined below utilize this oxide pattern as a hard mask to etch the underlying active semiconductor layer 405, thereby imparting the mask features to this layer. Hence, the dimensions of those features are ultimately determined by the oxidation step, rather than the photolithography used to define the mesas 411 (see FIG. 6), and are sub-lithographic. Indeed, it will be appreciated that the feature pitch afforded by this approach may be less than half of the minimum feature pitch afforded by the photolithographic techniques used to define the mesa structures 411. Moreover, because these features are formed by an oxidation process rather than through photolithography, feature dimensions can be controlled to a much higher degree. It is also to be noted that this hard mask etch approach may be capable of reproducing the pattern defined in the hard mask with much greater accuracy than a comparable photomask approach.

Referring now to FIG. 1, the remaining portions of the oxide layer 415 are used as a hard mask to etch the underlying active semiconductor layer 405 so as to define the fins of the FinFET device therein. This etch is preferably a timed RIE etch using HBr/NF3/O2/SF6 or another suitable chemistry, and is continued until only a very thin portion of active semiconductor layer 405 is left between the resulting mesas 417. In some embodiments, rather than relying on a timed etch, active semiconductor layer 405 may be doped in the vicinity of the BOX 403 to serve as an etch stop indicator.

Referring now to FIG. 12, the oxide hard mask 415 of FIG. 11 is removed with a suitable etch, such as aqueous HF, which is preferably selective to active semiconductor layer 405. Another RIE etch is utilized to remove the remaining horizontal portions of active semiconductor layer 405. Alternatively, an oxidation can be used to consume the horizontal portions of active semiconductor layer 405, which can thin the fins further, and which may also reduce the height of the fins somewhat. With the choice of an appropriate etchant, no undercutting of the BOX 403 occurs. The height of the fins may be reduced by a small amount in this process, which can be compensated for, if desired, by starting with an active semiconductor layer 405 that is slightly thicker than the target height of the fins.

Once the fins have been defined with the desired thickness as shown in FIG. 12, the FinFET device may be completed using additional processing steps that are well known in the art and which may be found, for example, in commonly assigned U.S. Patent application 2004/0235300 (Mathew et al.), which is incorporated herein by reference.

Several variations are possible in the methodology described above. For example, in some embodiments, an oxide layer or other dielectric layer may be disposed between the silicon nitride layer 409 and sacrificial semiconductor layer 407 (see FIG. 5). An oxide layer or other dielectric layer may also be disposed between active semiconductor layer 405 and the BOX 403, where it could be used, for example, as an adhesion promoter or etch stop between these two layers during the fabrication of the FinFET. In some embodiments, the BOX 403 may not be present, thereby resulting in a structure in which FinFETs are disposed on a bulk Si substrate. In some embodiments, there may also be an oxide or other dielectric layer between sacrificial semiconducting layer 407 and active semiconducting layer 405. Moreover, while the sacrificial semiconductor layer 407 and active semiconductor layer 405 are preferably both silicon, one skilled in the art will appreciate that, in various embodiments of the devices and methodologies described herein, other semiconductor materials may be used instead, including, for example, germanium or silicon germanium, with appropriate modifications to the processing parameters.

Moreover, while the processes described herein are particularly suitable for the fabrication of dense FinFET devices, it will be appreciated that these methodologies may be used more generally in the fabrication of a wide variety of semiconductor devices and structures. Thus, for example, the methodologies described herein may be utilized in a variety of semiconductor fabrication processes, especially where low CD variation and low LER are desirable, including, for example, the fabrication of accelerometers and other MEMS devices.

The above description of the present invention is illustrative, and is not intended to be limiting. It will thus be appreciated that various additions, substitutions and modifications may be made to the above described embodiments without departing from the scope of the present invention. Accordingly, the scope of the present invention should be construed in reference to the appended claims.

White, Ted R., Thean, Voon-Yew, Shi, Zhonghai

Patent Priority Assignee Title
11581190, Mar 22 2016 TESSERA LLC Method of fabricating semiconductor fins by differentially oxidizing mandrel sidewalls
8658504, Sep 01 2011 Microsoft Technology Licensing, LLC Method for manufacturing semiconductor device
Patent Priority Assignee Title
5082795, Dec 05 1986 Semiconductor Components Industries, LLC Method of fabricating a field effect semiconductor device having a self-aligned structure
6872647, May 06 2003 INNOVATIVE FOUNDRY TECHNOLOGIES LLC Method for forming multiple fins in a semiconductor device
6949460, Nov 12 2003 Lam Research Corporation Line edge roughness reduction for trench etch
20040156108,
20050093021,
////////////////////////////////////////
Executed onAssignorAssigneeConveyanceFrameReelDoc
Jul 28 2006WHITE, TED R Freescale Semiconductor, IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0181440553 pdf
Jul 28 2006THEAN, VOON-YEWFreescale Semiconductor, IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0181440553 pdf
Jul 31 2006SHI, ZHONGHAIFreescale Semiconductor, IncASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS 0181440553 pdf
Jul 31 2006Freescale Semiconductor, Inc.(assignment on the face of the patent)
Dec 01 2006Freescale Semiconductor, IncCITIBANK, N A AS COLLATERAL AGENTSECURITY AGREEMENT0188550129 pdf
Dec 01 2006FREESCALE ACQUISITION CORPORATIONCITIBANK, N A AS COLLATERAL AGENTSECURITY AGREEMENT0188550129 pdf
Dec 01 2006FREESCALE ACQUISITION HOLDINGS CORP CITIBANK, N A AS COLLATERAL AGENTSECURITY AGREEMENT0188550129 pdf
Dec 01 2006FREESCALE HOLDINGS BERMUDA III, LTD CITIBANK, N A AS COLLATERAL AGENTSECURITY AGREEMENT0188550129 pdf
Oct 30 2009Freescale Semiconductor, IncCITIBANK, N A SECURITY AGREEMENT0238820834 pdf
Apr 13 2010Freescale Semiconductor, IncCITIBANK, N A , AS COLLATERAL AGENTSECURITY AGREEMENT0243970001 pdf
May 21 2013Freescale Semiconductor, IncCITIBANK, N A , AS NOTES COLLATERAL AGENTSECURITY AGREEMENT0306330424 pdf
Nov 01 2013Freescale Semiconductor, IncCITIBANK, N A , AS NOTES COLLATERAL AGENTSECURITY AGREEMENT0315910266 pdf
Dec 07 2015CITIBANK, N A MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS 0535470421 pdf
Dec 07 2015CITIBANK, N A , AS COLLATERAL AGENTFreescale Semiconductor, IncPATENT RELEASE0373540225 pdf
Dec 07 2015CITIBANK, N A MORGAN STANLEY SENIOR FUNDING, INC ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS0374860517 pdf
Dec 07 2015CITIBANK, N A MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE PATENTS 8108266 AND 8062324 AND REPLACE THEM WITH 6108266 AND 8060324 PREVIOUSLY RECORDED ON REEL 037518 FRAME 0292 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS 0417030536 pdf
Dec 07 2015CITIBANK, N A MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 037486 FRAME 0517 ASSIGNOR S HEREBY CONFIRMS THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS 0535470421 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC SECURITY AGREEMENT SUPPLEMENT0380170058 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0510290387 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0510290387 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0511450184 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0510290001 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12092129 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0393610212 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0510300001 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 039361 FRAME 0212 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0427620145 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12681366 PREVIOUSLY RECORDED ON REEL 038017 FRAME 0058 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0429850001 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042762 FRAME 0145 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0511450184 pdf
Feb 18 2016NXP B V MORGAN STANLEY SENIOR FUNDING, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 12298143 PREVIOUSLY RECORDED ON REEL 042985 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE SECURITY AGREEMENT SUPPLEMENT 0510290001 pdf
May 25 2016Freescale Semiconductor, IncMORGAN STANLEY SENIOR FUNDING, INC SUPPLEMENT TO THE SECURITY AGREEMENT0391380001 pdf
Jun 22 2016MORGAN STANLEY SENIOR FUNDING, INC NXP B V RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0409280001 pdf
Jun 22 2016MORGAN STANLEY SENIOR FUNDING, INC NXP B V CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST 0529150001 pdf
Jun 22 2016MORGAN STANLEY SENIOR FUNDING, INC NXP B V CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040928 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST 0529150001 pdf
Sep 12 2016MORGAN STANLEY SENIOR FUNDING, INC NXP, B V F K A FREESCALE SEMICONDUCTOR, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST 0529170001 pdf
Sep 12 2016MORGAN STANLEY SENIOR FUNDING, INC NXP, B V , F K A FREESCALE SEMICONDUCTOR, INC RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0409250001 pdf
Sep 12 2016MORGAN STANLEY SENIOR FUNDING, INC NXP, B V F K A FREESCALE SEMICONDUCTOR, INC CORRECTIVE ASSIGNMENT TO CORRECT THE REMOVE APPLICATION 11759915 AND REPLACE IT WITH APPLICATION 11759935 PREVIOUSLY RECORDED ON REEL 040925 FRAME 0001 ASSIGNOR S HEREBY CONFIRMS THE RELEASE OF SECURITY INTEREST 0529170001 pdf
Nov 07 2016Freescale Semiconductor, IncNXP USA, INCCHANGE OF NAME SEE DOCUMENT FOR DETAILS 0406320001 pdf
Nov 07 2016Freescale Semiconductor IncNXP USA, INCCORRECTIVE ASSIGNMENT TO CORRECT THE NATURE OF CONVEYANCE PREVIOUSLY RECORDED AT REEL: 040632 FRAME: 0001 ASSIGNOR S HEREBY CONFIRMS THE MERGER AND CHANGE OF NAME 0442090047 pdf
Feb 17 2019MORGAN STANLEY SENIOR FUNDING, INC SHENZHEN XINGUODU TECHNOLOGY CO , LTD CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536 ASSIGNOR S HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS 0487340001 pdf
Feb 17 2019MORGAN STANLEY SENIOR FUNDING, INC SHENZHEN XINGUODU TECHNOLOGY CO , LTD CORRECTIVE ASSIGNMENT TO CORRECT THE TO CORRECT THE APPLICATION NO FROM 13,883,290 TO 13,833,290 PREVIOUSLY RECORDED ON REEL 041703 FRAME 0536 ASSIGNOR S HEREBY CONFIRMS THE THE ASSIGNMENT AND ASSUMPTION OF SECURITY INTEREST IN PATENTS 0487340001 pdf
Sep 03 2019MORGAN STANLEY SENIOR FUNDING, INC NXP B V RELEASE BY SECURED PARTY SEE DOCUMENT FOR DETAILS 0507440097 pdf
Date Maintenance Fee Events
Sep 24 2009ASPN: Payor Number Assigned.
Jan 07 2013M1551: Payment of Maintenance Fee, 4th Year, Large Entity.
Dec 13 2016M1552: Payment of Maintenance Fee, 8th Year, Large Entity.
Feb 22 2021REM: Maintenance Fee Reminder Mailed.
Aug 09 2021EXP: Patent Expired for Failure to Pay Maintenance Fees.


Date Maintenance Schedule
Jul 07 20124 years fee payment window open
Jan 07 20136 months grace period start (w surcharge)
Jul 07 2013patent expiry (for year 4)
Jul 07 20152 years to revive unintentionally abandoned end. (for year 4)
Jul 07 20168 years fee payment window open
Jan 07 20176 months grace period start (w surcharge)
Jul 07 2017patent expiry (for year 8)
Jul 07 20192 years to revive unintentionally abandoned end. (for year 8)
Jul 07 202012 years fee payment window open
Jan 07 20216 months grace period start (w surcharge)
Jul 07 2021patent expiry (for year 12)
Jul 07 20232 years to revive unintentionally abandoned end. (for year 12)