ADC accuracy is increased by 1 bit by interpolation of comparator outputs in a comparator array, thereby increasing accuracy without significantly increasing power consumption and size. Specifically, an analog-to-digital converter includes a binary converter and a comparator array, which comprises a plurality of comparator blocks, each block having a primary comparator and an interpolating comparator. The interpolating comparator compares an output signal from the primary comparator with a negative output signal from a primary comparator of another block of the plurality of blocks to generate a least significant bit. The binary converter, which is coupled to the array, converts array output to binary code.
|
6. A method, comprising:
receiving an analog input signal;
comparing the signal to reference voltages using an array of primary comparators;
interpolating between reference voltages by comparing opposite polarity voltage outputs of adjacent primary comparators to generate a least significant bit; and
converting comparison results to a binary code.
10. A system, comprising:
means for receiving an analog input signal;
an array of primary comparators for comparing the signal to reference voltages;
means for interpolating between reference voltages by comparing opposite polarity voltage outputs of adjacent primary comparators to generate a least significant bit; and
means for converting comparison results to a binary code.
1. An analog-to-digital converter (ADC), comprising:
a comparator array, the array comprising a plurality of comparator blocks, each block comprising a primary comparator and an interpolating comparator, the interpolating comparator comparing opposite polarity voltage outputs of adjacent primary comparators of the plurality of blocks to generate a least significant bit; and
a binary converter, coupled to the array, that converts array output to binary code.
2. The ADC of
3. The ADC of
4. The ADC of
5. The ADC of
7. The method of
8. The method of
9. The method of
|
This application incorporates by reference and is a continuation of U.S. patent application Ser. No. 11/553,464 (now U.S. Pat. No. 7,379,010) filed Oct. 26, 2006, which claims benefit of and incorporates by reference U.S. patent application Ser. No. 60/733,064, entitled “EXTENSION OF THE ACCURACY OF A FLASH ADC BY 1-BIT THROUGH INTERPOLATION OF THE COMPARATOR OUTPUTS,” filed on Nov. 2, 2005, by inventor John Tero.
This application applies generally, but not exclusively, to wide band analog-to-digital converters where low power and minimum die area are important.
An analog-to-digital converter (ADC) for high frequency analog signals is invariably implemented using a ‘flash’ architecture where the applied analog input signal is compared against an array of equally spaced static voltage references. A separate voltage comparator is used to compare the analog input signal against each voltage reference. The output from the comparator is normally a logical signal, of value ‘1’ or ‘0’, indicating whether the analog input signal is higher or lower than the reference voltage. The comparator outputs are then decoded to produce a digital code word which is a representation of the analog input signal. Normally the comparator outputs are only sampled at particular time instances, using a suitable repetitive clock signal, so that a well defined time correlation can be achieved between the analog input signal and the digital output code.
In a conventional flash ADC every time the conversion accuracy is increased by 1-bit the size of the number of static voltage references and the number of comparators to perform the analog to digital operation must all increase by a factor of two. The complexity of the decoder to produce the output digital word from the ADC also increases by a factor of two. In addition, the power consumption of the analog interface circuit to the ADC increases since it has to drive more comparators whilst still maintaining adequate linearity specifications.
The result is an increase in both the area of the ADC by up to a factor of two for every 1-bit increase in the ADC accuracy together with a significant increase in power consumption in the analog interface circuits and the comparator array.
A technique for extending the accuracy of an ADC without significantly increasing complexity and without placing additional requirements on the analog interface is therefore extremely desirable.
In embodiments of this invention the accuracy of an ADC is increased by 1-bit without increasing the number of reference voltage levels, the requirements placed on the analog interface preceding the ADC or the complexity of the decoder. Such a requirement may be, but is not restricted to, the need to improve the signal to noise ratio in a radio channel by a factor of two to extend the distance over which the channel can communicate but without significantly affecting the cost of associated integrated circuits.
Embodiments of the invention allows an ADC, already incorporated into an integrated circuit, to be increased in accuracy without significant changes to the mask design or power consumption and without substantially increasing the die area.
In an embodiment, the ADC comprises a comparator array and a binary converter coupled to the array. The array comprises a plurality of comparator blocks, each block comprising a primary comparator and an interpolating comparator. The interpolating comparator compares an output signal from the primary comparator with a negative output signal from a primary comparator of another block of the plurality of blocks to generate a least significant bit. The binary converter converts array output to binary code.
In an embodiment, a method comprises: receiving an analog input signal; comparing the signal to reference voltages; interpolating between reference voltages; converting comparison results to a binary code; and using the interpolating to generate a least significant bit.
Non-limiting and non-exhaustive embodiments of the present invention are described with reference to the following figures, wherein like reference numerals refer to like parts throughout the various views unless otherwise specified.
The following description is provided to enable any person having ordinary skill in the art to make use of the invention and is provided in the context of a particular application and its requirements. Various modifications to the embodiment will be readily apparent to those skilled in the art and the principles defined herein may be applied to other embodiments and applications without departing from the spirit and scope of the invention. Thus the present invention is not intended to be limited to the embodiment shown but is to be accorded the widest scope consistent with the principles, features and teachings disclosed herein.
In the description of the drawings the sampling clock, normally present in the ADC, has been omitted. The sampling clock forces the comparators to make a decision on whether or not the analog input signal is higher or lower than a particular reference voltage at a particular instance in time. It is therefore normally, but not necessarily, incorporated into each comparator. This invention is applicable with or without the sampling clock and so, for reasons of clarity of description, has been omitted from the diagrams.
The voltage references are typically produced using a resistive ladder network 400. This network comprises of a string of equal valued resistors connected between two fixed voltage sources and produces a string of equally spaced reference voltages as in known to one of ordinary skill in the art. For a 4-Bit ADC there would be 15 reference voltage levels, 15 comparators in the comparator array 300 and 15 logical output signals passing to a decoder 130. The voltage difference between two adjacent reference voltages corresponds to the minimum change in analog input voltage required to produce a change of 1 least significant bit (LSB) in the ADC output code. For this reason the voltage difference between adjacent reference voltages is denoted by VLSB and is designated as the analog resolution of the ADC. The decoder 130 converts the comparator 300 outputs to a Gray code and then passes through a binary converter 140 to produce a binary output code from the ADC 100.
The logical outputs of the comparators 300 could be directly converted to a binary output code. For example the 15 outputs of a 4-bit converter could be directly decoded to a 4-bit binary output code. For wide band ADC implementations it is usual to decode the comparator outputs initially into a 4-bit Gray code and then convert the Gray code to a binary code. In a Gray code only one of the 4 bits changes state when the input analog signal changes by VLSB whereas in a binary code multiple bits could change. For example if the input signal moves between the eighth and ninth comparators of the 4-bit ADC the Gray code will change from 0100 to 1100 whereas the binary code would change from 0111 to 1000. A misreading of the ninth comparator in the comparator array 300 would result in an error of 1 LSB in the output of the Gray decoder 130 whereas, for a binary decoder, the error would be 7 LSB. Decoding first to a Gray code 130 and then converting to a binary code can reduce output errors significantly. The disadvantage of using a Gray decoder is that the complexity of the decoder increases by a factor of two whenever the ADC accuracy is increased by 1-bit.
These output signals from the comparators 301-303 then represent a thermometer code since, as VIN increase from a value less than VREF2 to a value greater than VREF4, first Q2, then Q3 and finally Q4 will change from a logical value ‘0’ to a logical value ‘1’. In this format the output code is not suitable for use in the Digital Signal Processor machines that normally follow an Analog to Digital converter. Such a Digital Signal Processor requires typically a binary type code. For this reason the output signals are applied to the decoder 130 which, after subsequent processing, produces a binary output code.
It is typical in a ‘flash’ ADC to pass the output signals Q2, Q3 and Q4 through AND gates 307, 308 and 309, before they enter the decoder 130. Since the comparator outputs represent a thermometer code the AND gates 307-309 provide a simple error correction scheme. If the comparator connected to the voltage reference closest to the analog input signal level produces a logical value of ‘1’ at its output it will be blocked from the decoder unless both the preceding comparators produced a logical value of ‘1’. This ensures that single errors in the thermometer code are corrected before the comparator outputs are passed to the decoder 130.
In general an ADC with an N-bit output code requires (2N−1) resistors for the voltage references and (2N−1) comparators and AND gates. The number of logic gates in the Gray decoder 130 is also approximately proportional to N.
For an analog resolution of VLSB the lowest reference voltage is VLSB and the highest is (2N−1)*VLSB. The peak value of the analog input signal is then (2N−1)*VLSB.
The buffer 110 must provide a linear transfer function up to this peak value of (2N−1)*VLSB so as to maintain minimum distortion through the ADC 100. Since the buffer 110 must be able to drive the parallel inputs of the following (2N−1) comparators, with their associated input capacitances, it can be seen that, as N increases, so also does the linearity requirements placed on the buffer 110. This generally requires the buffer 110 to operate with higher bias currents and to dissipate more power especially when operating at high frequencies. It can be assumed that the power dissipated in the buffer 110 is approximately proportional to N.
The preceding descriptions illustrate that each time the conversion gain of a conventional flash ADC is increased by 1-bit the complexity, power consumption and die area also increase by a factor of approximately two.
In this diagram the buffer 110, Gray decoder 130, Binary Converter 140 and reference level generator 400 remain unchanged. The comparator array 500 has replaced the previous comparator array 300 and a multiple input OR gate 210 has been added.
In this embodiment of the invention an additional bit (least significant bit or LSB) is added to the conversion gain of an ADC by interpolating between the comparator outputs of the comparator array 500. Each comparator can be regarded as a linear amplifier for input signals within VLSB of its reference level so its output is a linearly amplified version of the input signal. When the analog input signal is midway between the reference voltages of two adjacent comparators the negative output of the first comparator will be equal to the positive output of the adjacent comparator. A further comparator, referred to as an interpolating comparator, can then be added to decide when the input analog signal is higher or lower than this midpoint. This is equivalent to adding a further bit, or LSB, to the conversion gain of the ADC. Further logic can be added to ensure that the output of this interpolating comparator is ignored if the input analog signal does not lie between the two adjacent reference voltages. In this way it is only necessary to perform a logical OR function on the outputs of all interpolating comparators in the comparator array 500 in order to generate the LSB. In
The advantage of this technique is that the size of the reference resistor ladder, the number of reference voltages, the number of primary comparators, the input signal size and the drive capability of the ADC input buffer can all correspond to an ADC which is 1-bit smaller. Each of the original comparator blocks now incorporates an additional comparator which generates the interpolated LSB output but this is with a minimum of added power consumption and area. The extra LSB outputs are easily incorporated into a local error correction scheme that permits the LSB to bypass the Gray code decoder and the binary converter. The Gray decoder 130 and the Binary converter 140 remain unchanged.
The interpolation requires the gain of the comparator over an original LSB signal range be linear which is more easily achievable using a CMOS comparator than a bipolar comparator because of the lower transconductance of the former. However there is no fundamental reason why any manufacturing process could not incorporate this technique.
Both the positive and negative output signals of the comparators 301, 302 and 303 are now generated to be compared in the interpolating comparators 501, 502 and 503. The negative signals are denoted as QB2, QB3 and QB4. For example signals Q3 and QB2 are connected to the positive and negative inputs of interpolating comparator 502. The negative output of interpolating comparator 502 is connected to one of the inputs of the NOR gate 508. If Q3 is higher than QB2 then the negative output of 502 is a logical value ‘0’. The other two inputs to the NOR gate 508 are Q3 and QB2. For the output of this NOR gate to be a logical value ‘1’ then both Q3 and QB2 must have logical values of ‘0’. Therefore the output of NOR gate 508 can only indicate a logical value of ‘1’ if the analog input signal lies between VREF2 and VREF3 and will always indicate a logical value of ‘0’ for all other values of the analog input signal. All that is required from the LSB is to know if it has a logical value of ‘1’ anywhere in the comparator array, otherwise it will be a logical value of ‘0’.
The LSB generated by combining all NOR gate outputs in the comparator array through a multiple input OR function 600. The outputs of the AND gates, as before in
The analog buffer 110 only drives comparators 301, 302 and 303 as in
The foregoing description of the illustrated embodiments of the present invention is by way of example only, and other variations and modifications of the above-described embodiments and methods are possible in light of the foregoing teaching. For example, 1-bit extensions can be added to an ADC of number of bits, not just the 4 bit ADC illustrated. Further, components of this invention may be implemented using a programmed general purpose digital computer, using application specific integrated circuits, or using a network of interconnected conventional components and circuits. Connections may be wired, wireless, modem, etc. The embodiments described herein are not intended to be exhaustive or limiting. The present invention is limited only by the following claims.
Patent | Priority | Assignee | Title |
8514121, | Mar 26 2012 | MEDIATEK INC. | Comparison circuits |
8988265, | Mar 26 2012 | MEDIATEK INC. | Comparison circuits |
9759754, | Sep 30 2013 | AIRBUS DEFENCE AND SPACE LIMITED | Phase angle measurement using residue number system analogue-to-digital conversion |
Patent | Priority | Assignee | Title |
5748132, | Jul 17 1995 | Matsushita Electric Industrial Co., Ltd. | Interpolation type A/D converter |
6002800, | May 22 1995 | Canon Kabushiki Kaishi | Image detection system |
6107949, | Feb 24 1997 | AVAGO TECHNOLOGIES GENERAL IP SINGAPORE PTE LTD | Flash analog-to-digital converter with matrix-switched comparators |
6720901, | Jun 05 2002 | Fujitsu Limited | Interpolation circuit having a conversion error connection range for higher-order bits and A/D conversion circuit utilizing the same |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Oct 19 2006 | TERO, JOHN | SIGMA DESIGNS, INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020412 | /0658 | |
Jan 24 2008 | Sigma Designs, Inc. | (assignment on the face of the patent) | / | |||
May 29 2018 | SIGMA DESIGNS, INC | V-SILICON INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046330 | /0733 | |
May 29 2018 | SIGMA DESIGNS, INC | V-SILICON INTERNATIONAL INC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 046330 | /0733 | |
Oct 10 2018 | V-SILICON INC | V-SILICON SEMICONDUCTOR HEFEI CO LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047220 | /0398 | |
Oct 10 2018 | V-SILICON INTERNATIONAL INC | V-SILICON SEMICONDUCTOR HEFEI CO LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 047220 | /0398 | |
Sep 07 2022 | V-SILICON SEMICONDUCTOR HEFEI CO LTD | V-SILICON SEMICONDUCTOR HANGZHOU CO LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 061399 | /0930 |
Date | Maintenance Fee Events |
Jun 14 2010 | STOL: Pat Hldr no Longer Claims Small Ent Stat |
Nov 04 2012 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 06 2016 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Mar 01 2021 | REM: Maintenance Fee Reminder Mailed. |
Aug 16 2021 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Oct 18 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Oct 18 2021 | M1558: Surcharge, Petition to Accept Pymt After Exp, Unintentional. |
Oct 18 2021 | PMFG: Petition Related to Maintenance Fees Granted. |
Oct 18 2021 | PMFP: Petition Related to Maintenance Fees Filed. |
Date | Maintenance Schedule |
Jul 14 2012 | 4 years fee payment window open |
Jan 14 2013 | 6 months grace period start (w surcharge) |
Jul 14 2013 | patent expiry (for year 4) |
Jul 14 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 14 2016 | 8 years fee payment window open |
Jan 14 2017 | 6 months grace period start (w surcharge) |
Jul 14 2017 | patent expiry (for year 8) |
Jul 14 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 14 2020 | 12 years fee payment window open |
Jan 14 2021 | 6 months grace period start (w surcharge) |
Jul 14 2021 | patent expiry (for year 12) |
Jul 14 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |