A differential amplifier is disclosed. The differential amplifier includes a first load element coupled between a first voltage and a first node. A second load element is coupled between the first voltage and a second node. A current source is coupled between a second voltage and a third node. A first input element is coupled between the first node and the third node and receives an input signal so as to adjust a voltage level of the first node. A second input element is coupled between the second node and the third node and receives a reference voltage signal so as to adjust a voltage level of the second node. A third input element is coupled between the second node and the third node and receives the input signal so as to adjust the voltage level of the second node.
|
1. A differential amplifier, comprising:
a first load element coupled between a first voltage and a first node;
a second load element coupled between the first voltage and a second node;
a current source coupled between a second voltage and a third node;
a first input element, coupled between the first node and the third node, that receives an input signal so as to adjust a voltage level of the first node;
a second input element, coupled between the second node and the third node, that receives a reference voltage signal so as to adjust a voltage level of the second node; and
a third input element, coupled between the second node and the third node, the third input element comprising an inverter, which receives and inverts the input signal, and a transistor, which receives the inverted input signal so as to adjust the voltage level of the second node,
wherein the third input element turns on when a voltage level of the input signal is lower than a voltage level of the reference voltage signal.
19. A differential amplifier, comprising:
a first load coupled between a first voltage and a first node;
a second load coupled between the first voltage and a second node;
a current source coupled between a second voltage and a third node;
a first nmos transistor, coupled between the first node and the third node, configured to receive an input signal at a corresponding first gate and to adjust a voltage level of the first node;
a second nmos transistor, coupled between the second node and the third node, configured to receive a reference voltage signal at a corresponding second gate and to adjust a voltage level of the second node; and
a third nmos transistor, coupled between the second node and the third node, configured to receive an inverted input signal at a corresponding third gate and to adjust the voltage level of the second node, the third nmos transistor turning on when a voltage level of the input signal is lower than a voltage level of the reference voltage signal,
wherein the input signal comprises a ttl logic level signal and the inverted input signal comprises a CMOS logic level signal, which is input to the third gate.
12. A differential amplifier, comprising:
a first load element coupled between a first voltage and a first node;
a second load element coupled between the first voltage and a second node;
a current source coupled between a second voltage and a third node;
a first nmos transistor coupled between the first node and the third node, a first current flowing through the first nmos transistor in response to an input signal so as to adjust a voltage level of the first node;
a second nmos transistor coupled between the second node and the third node, a second current flowing through the second nmos transistor in response to a reference voltage signal so as to adjust a voltage level of the second node; and
a third nmos transistor coupled between the second node and the third node, the third nmos transistor turning on or off in response to an inverted signal of the input signal so as to adjust the voltage level of the second node;
wherein the third nmos transistor turns on when a voltage level of the input signal is lower than a voltage level of the reference voltage signal, and
wherein the input signal comprises a ttl logic level signal and the inverted signal comprises a CMOS logic level signal.
2. The differential amplifier of
3. The differential amplifier of
4. The differential amplifier of
5. The differential amplifier of
6. The differential amplifier of
7. The differential amplifier of
8. The differential amplifier of
10. The differential amplifier of
wherein when the voltage level of the input signal is lower than the voltage level of the reference voltage signal, the first current flowing through the first input element is less than the second current flowing through the second input element.
11. The differential amplifier of
wherein when the first current flowing through the first input element is less than the second current flowing through the second input element and the transistor of the third input element is in the on state, the voltage level of the second node is reduced more quickly than the voltage level of the first node, resulting in a high level at the first node.
13. The differential amplifier of
14. The differential amplifier of
15. The differential amplifier of
an inverter coupled between a gate of the first nmos transistor and a gate of the third nmos transistor, the inverter providing the inverted signal of the input signal.
16. The differential amplifier of
17. The differential amplifier of
20. The differential amplifier of
|
This application claims priority from Korean Patent Application No. 10-2005-0089541 filed on Sep. 26, 2005 in the Korean Intellectual Property Office, the disclosure of which is incorporated herein by reference in its entirety.
1. Field of the Invention
The present disclosure relates to a differential amplifier. More particularly, the present disclosure relates to a differential amplifier having improved operating characteristics.
2. Description of the Related Art
Differential amplifiers are widely used in integrated circuit (IC) devices. Differential amplifiers are designed to amplify the difference between two input signals while rejecting any common signal components. Therefore, when two signal lines are used as inputs to the differential amplifier, electrical noise commonly induced to the two signal lines will have no effect on the output signal thus allowing only the difference in signals of the signal lines to be amplified.
A conventional differential amplifier generally includes a load element, an input element and a current source. For example, a single-ended differential amplifier can be coupled to a first voltage node that is electrically coupled to an internal power supply voltage through a load element and to a second voltage node that is electrically coupled to a ground voltage through a current source, and two input elements of the single ended differential amplifier can be coupled in parallel with each other between the load element and the current source to receive an input signal and a reference voltage signal respectively.
It should be noted that as the power supply voltage used for an IC device drops, internal devices within a differential amplifier incorporated into the IC tend to inadvertently change. For example, as the internal power voltage level drops, an internal reference voltage level upon which the differential amplifier relies also drops. When this reference voltage level is low and a low level input signal is input to the differential amplifier, the response speed at which certain NMOS transistors incorporated into the differential amplifier slows and as a result the delay of the output signal increases. In other words, the level of a differential amplifier's reference voltage signal can cause an undue delay in the differential amplifier's output signal. Therefore, new technology related to differential amplifiers that are insensitive to reference voltage levels is desirable.
An object of the invention is to provide a differential amplifier in which the operating characteristic is improved. The above stated objects as well as other objects, features and advantages, of the invention will become clear to those skilled in the art upon review of the following description.
According to an aspect of the invention in order to achieve the object, there is provided a differential amplifier including a first load element coupled between a first voltage node and a first node, wherein the first voltage node is electrically coupled to a first voltage, a second load element coupled between the first voltage node and a second node, a current source coupled between a second voltage node and a third node, wherein the second voltage node is electrically coupled to a second voltage, a first input element that is coupled between the first node and the third node and receives an input signal so as to adjust a voltage level of the first node, a second input element that is coupled between the second node and the third node and receives a reference voltage signal so as to adjust a voltage level of the second node, and a third input element that is coupled between the second node and the third node and receives the input signal so as to adjust the voltage level of the second node.
According to another aspect of the invention in order to achieve the object, there is provided a differential amplifier including a first load element coupled between a first voltage node and a first node, wherein the first voltage node is electrically coupled to a first voltage, a second load element coupled between the first voltage node and a second node, a current source coupled between a second voltage node and a third node, wherein the second voltage node is electrically coupled to a second voltage, a first NMOS transistor that is coupled between the first node and the third node and is turned on in response to an input signal so as to adjust a voltage level of the first node, a second NMOS transistor that is coupled between the second node and the third node and is turned on in response to a reference voltage signal so as to adjust a voltage level of the second node, and a third NMOS transistor that is coupled between the second node and the third node and is turned on in response to the inverted signal of the input signal so as to adjust the voltage level of the second node.
The details of other examples are included in the detailed description below and the appending drawings.
The above and other features and advantages of the invention will become more apparent by describing in detail preferred embodiments thereof with reference to the attached drawings in which:
Advantages and features of the invention and methods of accomplishing the same may be understood more readily by referring to the following detailed description of preferred embodiments and the accompanying drawings. The invention may, however, be embodied in many different forms and should not be construed as being limited to the embodiments set forth herein. Rather, these embodiments are provided so that this disclosure will be thorough and complete and will fully convey the concept of the invention to those skilled in the art, and the invention will only be defined by the appended claims. Like reference numerals refer to like elements throughout the specification. Hereinafter, embodiments according to the invention will be described in more detail with reference to the accompanying drawings in order to specifically explain the invention.
The first load element 10 is coupled between a first voltage node and a first node N1, wherein the first voltage node is electrically coupled to an internal power supply voltage IVC, and the second load element 20 is coupled between the first voltage node and a second node N2.
In this embodiment, the first and second load elements 10 and 20, respectively consisting of first and second PMOS transistors PM1 and PM2 with their gate coupled to a common node N2, may be used as a current mirror. Note that when the first and second PMOS transistors PM1 and PM2 are configured so as to build a current mirror as shown in
Further, while it is possible that the first and second PMOS transistors PM1 and PM2 can have substantially the same size, their relative sizes to one another can vary substantially from embodiment to embodiment. Accordingly, for the following disclosure the term “size of MOS transistor” means a ratio of the width W to the length L of the channel region, that is, a W/L ratio. However, since the length of a transistor's channel region is typically set to a practical minimum, changing the W/L ratio is typically an issue of widening the channel width of the transistor. Also note that the term “having substantially the same size” means, for example, that the W/L ratios are equal to each other or are different from each other only by the error margins that occur during the manufacturing processes.
Additionally, the term “duty” as used herein refers to a time ratio of a high level output signal versus a low level output signal.
Also, the term “skew” refers to the difference between the maximum delay and the minimum delay of an output signal.
Returning to
The first input element 40 is coupled between the first node N1 and the third node N3 and receives an input signal IN that adjusts the voltage level of the node N1. In various embodiments the first input element 40 may be a first NMOS transistor NM1 having a gate receiving the input signal IN. Here, the input signal IN may be a TTL logic level signal.
The second input element 50 is coupled between the second node N2 and the third node N3 and receives a reference voltage signal Vref to adjust the voltage level of the node N2. The second input element 50 may also be a NMOS transistor NM2 having a gate receiving the reference voltage signal Vref. Here, the reference voltage signal Vref is preferably a constant voltage in which the voltage level does not vary. In certain embodiments the reference voltage signal Vref may be provided from the outside of an integrated circuit device through a specific input pin while in other embodiments the reference voltage signal Vref may be generated internally. Also note that the voltage level of the reference voltage signal Vref may be a half of the internal power supply voltage.
The third input element 60 is coupled between the second node N2 and the third node N3, and can receive the input signal IN to adjust the voltage level of the second node N2. In this embodiment, the third input element 60 may include an inverter INV1 inverting the input signal IN, and a third NMOS transistor NM3 that is coupled between the second node N2 and the third node N3 with its gate receiving a signal produced by the inversion of the inverter INV1.
Here, the first and second NMOS transistors NM1 and NM2 may be substantially the same size, while the size of the third NMOS transistor NM3 may be about 10% to 100% of that of the second NMOS transistor NM3. However, the exemplary amplifier 1 and its variants are not limited to these ratios.
An inverter INV2 is coupled to the first node N1 to invert the logic level of the first node N1 and provide the inverted result as an output signal OUT.
Hereinafter, the operation of the differential amplifier 1 according to the embodiment of the invention will be described with reference to
In operation, when the voltage level of the input signal IN to the gate of the first NMOS transistor NM1 is higher than the voltage level of the reference voltage signal Vref input to the gate of the second NMOS transistor NM2 (that is, when the input signal IN is of a high level), the resistance of the first NMOS transistor is smaller than that of the second NMOS transistor NM2. Therefore, the current I1 flowing through the first NMOS transistor is higher than the current I2 flowing through the second NMOS transistor NM2. As a result, the voltage level of the first node N1 is lower than that at the second node N2, and thus the output signal OUT should be a high-level signal.
Here, the inverter INV1 inverts the TTL logic level input signal IN into a CMOS logic level signal to be provided to the gate of the third NMOS transistor NM3. This causes the third NMOS transistor NM3 to stay in the ‘OFF’ state.
Next, when the voltage level of the input signal IN provided to the gate of the first NMOS transistor NM1 is lower than that of the reference voltage signal Vref input to the gate of the second NMOS transistor (that is, when the input signal IN is of a low level), the resistance of the first NMOS transistor NM1 is larger than that of the second NMOS transistor NM2 and the current I1 flowing through the first NMOS transistor NM1 should be lower than the current I2 flowing through the second NMOS transistor NM2.
In addition, the inverter INV1 can invert the TTL logic level input signal IN to a CMOS logic level signal, which is then provided to the gate of the third NMOS transistor NM3. As a result, the third NMOS transistor NM3 is turned on so a current I3 can flow through. In other words, when a low level input signal IN is input, the third NMOS transistor NM3, as well as the second NMOS transistor, is turned on. Therefore, the voltage level of the second node N2 quickly becomes lower than that of the first node N1, and consequently the output signal OUT will be a low-level signal.
In conclusion, when the third NMOS transistor NM3 (coupled in parallel with the second NMOS transistor NM2) receives the input signal IN, it allows an additional current I3 to flow from node N2 to node N3 thereby improving the delay when a low level input signal IN is input. Note that when the reference voltage signal Vref is bumped, e.g., the reference voltage signal Vref drops from 0.9V down to 0.7V, the operating characteristic of the differential amplifier 1 can be remarkably improved. Since the low level input signal IN is 0.5V, the voltage difference between the reference voltage signal Vref and the input signal IN is very small. When the third NMOS transistor NM3 receives the signal obtained by inverting the low level input signal IN, it can quickly increase the voltage difference between the first node N1 and the second node N2 thereby improving the delay when a low level input signal IN is provided.
Due to the operation of the third NMOS transistor NM3 the output delay can be shortened for an output signal OUT corresponding to a low level input signal IN. Therefore, the output signal's duty can be constantly maintained and skew can be reduced.
Note that it is natural for some predetermined delay to occur to invert the input signal IN of the inverter INV1 of the third input element 60, but the delay is so short as to be negligible.
The size of the third NMOS transistor NM3 may be about 10% to 100% of the size of the second NMOS transistor NM2. The function of the third NMOS transistor NM3 is to adjust the voltage level of the second node N2, similar to the second NMOS transistor NM2 but just supports the operation of the second NMOS transistor NM2. This allows for the third NMOS transistor NM3 to be designed smaller than the second NMOS transistor NM2 with the caveat that the size of the third NMOS transistor NM3 can also vary as a function of the manufacturing process variations.
Referring first to
Referring next to
Continuing to
It can be advantageous for the voltage drop in the fourth NMOS transistor NM4 to be as small as possible. Further, as the current source 32 for the differential amplifier 4 should operate as a constant current source, the fourth NMOS transistor NM4 should operate in a saturation region. In order to operate the fourth NMOS transistor NM4 in the saturation region, it is necessary to satisfy the conditional expression VDS≧VGS−Vth.
Here, D, S, and G represent the drain, the source, and the gate, respectively. Since the VDS is set as low as possible as described above, the VDS can be selected to be slightly higher than a threshold voltage Vth. Note that the differential amplifier 4 according to this embodiment of the invention can require a separate voltage generating circuit for supplying the gate voltage VGG2.
More details of the invention will be described with reference to the following specific experimental examples. However, it will be apparent that one skilled in the art can understand any content that will not be described herein.
The inventors of the disclosed devices performed a simulation using HSPICE by inputting an input signal and a reference voltage signal according to each of four scenarios with a device model that resembles the differential amplifier 1 shown in
Scenario 1 is a case in which the input signal swings between 0.5 V and 1.3 V and the reference voltage signal is bumped to 0.9V±0.2V, scenario 2 is a case in which the input signal swings between 0V and 1.8V and the reference voltage signal is fixed to 0.9V, scenario 3 is a case in which the input signal swings between 0V and 1.8V and the reference voltage signal is bumped to 0.9V±0.2V, and scenario 4 is a case in which the input signal swings between 0.5V and 1.3V and the reference voltage signal is fixed at 0.9V. The simulation results according to the respective scenarios are shown in
The inventors of the disclosed devices also performed a similar HSPICE simulation by inputting the input signal and the reference voltage signal according to each of the above-mentioned four scenarios to a differential amplifier that excludes the third input element. The simulation results according to the respective scenarios are shown in
In
Referring to
Although the invention has been described in connection with the exemplary embodiments of the invention, it will be apparent to those skilled in the art that various modifications and changes may be made thereto without departing from the scope and spirit of the invention. Therefore, it should be understood that the above embodiments are not limitative, but illustrative in all aspects.
The differential amplifier as described above has one or more effects as follows. In the differential amplifier, even when the reference voltage signal is bumped to be low and a low level input signal is input, it is possible to shorten the delay when an output signal corresponding to the input signal is output. Therefore, the output signal's duty can be constantly maintained and skew can be reduced. As a result, it is possible to improve the operating characteristic of the differential amplifier.
Patent | Priority | Assignee | Title |
8289077, | Nov 12 2007 | MORGAN STANLEY SENIOR FUNDING, INC | Signal processor comprising an amplifier |
Patent | Priority | Assignee | Title |
5349304, | Feb 12 1993 | SGS-Thomson Microelectronics, Inc. | Operational amplifier having multiple positive inputs |
5420539, | Jul 30 1992 | SGS-Thomson Microelectronics S.A. | Negative feedback CMOS differential amplifier operating in common mode |
6281731, | Oct 27 1999 | GLOBALFOUNDRIES Inc | Control of hysteresis characteristic within a CMOS differential receiver |
6614272, | Aug 20 2002 | Kabushiki Kaisha Toshiba | Signal voltage detection circuit |
6657486, | Aug 30 2000 | Renesas Electronics Corporation | MOS differential amplifier circuit having a wide linear input voltage range |
6919767, | Dec 22 2000 | Infineon Technologies AG | Circuit arrangement for low-noise fully differential amplification |
JP11027138, | |||
JP2003273672, | |||
KR100257545, | |||
KR100271796, | |||
KR1019970001311, | |||
KR1019990008514, | |||
KR1020010007126, | |||
KR1020010086324, | |||
KR19900009177, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Sep 20 2006 | PARK, IN-SOO | SAMSUNG ELECTRONICS CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018346 | /0450 | |
Sep 26 2006 | Oki Semiconductor Co., Ltd. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Dec 26 2012 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Dec 28 2016 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Sep 23 2020 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Jul 21 2012 | 4 years fee payment window open |
Jan 21 2013 | 6 months grace period start (w surcharge) |
Jul 21 2013 | patent expiry (for year 4) |
Jul 21 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 21 2016 | 8 years fee payment window open |
Jan 21 2017 | 6 months grace period start (w surcharge) |
Jul 21 2017 | patent expiry (for year 8) |
Jul 21 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 21 2020 | 12 years fee payment window open |
Jan 21 2021 | 6 months grace period start (w surcharge) |
Jul 21 2021 | patent expiry (for year 12) |
Jul 21 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |