A method for manufacturing a semiconductor device having a metal silicide layer comprises forming a structure including a plurality of gate stacks formed on a semiconductor substrate, forming a gate spacer layer formed on an upper surface of the semiconductor substrate and around a sidewall of each gate stack, and forming an insulation layer between the gate stacks. The method further comprises forming a metal silicide layer on an exposed surface of the semiconductor substrate between the gate stacks.
|
1. A method for manufacturing a semiconductor device comprising:
forming a plurality of gate stacks over a semiconductor substrate having a cell region and a peripheral region;
forming a gate spacer layer around a sidewall of each gate stack in the cell region and forming the gate spacer layer over a surface of the semiconductor substrate and around a sidewall of each gate stack in the peripheral region;
filling an insulation layer between the gate stacks;
removing the insulation layer in the cell region, and forming a plurality of landing plugs between the gate stacks in the cell region;
removing the insulation layer in the peripheral region by using a mask layer pattern as an etching mask, the mask layer pattern being configured to expose the peripheral region while covering the cell region;
forming a sacrificial insulation layer throughout the cell region having the plurality of landing plugs and the peripheral region having no insulation layer;
removing the sacrificial insulation layer formed over the cell region and the sacrificial insulation layer over the substrate in the peripheral region, to expose the gate spacer layer formed over the surface of the semiconductor substrate in the peripheral region;
removing the exposed gate spacer layer in the peripheral region, to expose the semiconductor substrate between the gate stacks in the peripheral region; and
forming a metal silicide layer over an exposed surface of the semiconductor substrate in the peripheral region.
2. The method as set forth in
3. The method as set forth in
forming a buffer insulation layer over the entire surface of the substrate prior to removing the insulation layer in the peripheral region.
4. The method as set forth in
5. The method as set forth in
6. The method as set forth in
removing the sacrificial insulation layer over the gate spacer layer in the peripheral region by use of a wet etching process.
7. The method as set forth in
8. The method as set forth in
performing a second wet etching process for removing an oxide layer prior to and after performing the wet etching process.
9. The method as set forth in
|
The present application claims priority from Korean Patent Application No. KR10-2005-0103346 filed on Oct. 31, 2005, the content of which is hereby incorporated by reference into this application.
The present invention relates to a method for manufacturing a semiconductor device, and more particularly, to a method for manufacturing a semiconductor device having a metal silicide layer.
Recently, demands for high capacity, high density integration, and high performance of semiconductor devices have been rapidly increasing. However, an increase in the degree of integration of semiconductor devices causes a need for a greater reduction in the line width of a pattern. As a result, source/drain regions and a gate electrode of a n-type MOS transistor or p-type MOS transistor exhibit a gradual decrease in width. For this reason, the surface resistance of the source/drain regions and gate electrode increases, and therefore, becomes the main reason of deterioration in the operational characteristics of devices. Accordingly, in order to restrict such an increase of the surface resistance, metal silicide layers have been placed on a surface of the source/drain regions and gate electrode.
Among a variety of metal silicide layers, in particular, a cobalt silicide (CoSi2) layer has a relatively low specific resistance of approximately 16 to 18 μΩ·cm. The cobalt silicide layer is also stable even at a high temperature of more than 800° C., and therefore, can reduce a thermal budget caused by a high-temperature reflow process for a following interlayer dielectric layer, for example, phosphorus silicate glass (PSG) layer or boron phosphorus silicate glass (BPSG) layer. The cobalt silicide layer has a low reactivity with a silicon oxide layer, and therefore, has a low possibility for causing deterioration in the characteristics of a device due to a side reaction. Another advantage of the cobalt silicide layer is in that it can maintain a constant contact resistance regardless of the kind of a device by virtue of a low dopant dependency thereof. Moreover, the cobalt silicide layer, which is composed of cobalt (Co) and a main diffuser, is horizontally formed. This has the effect of restricting the generation of a short between a source and a drain, and eliminating most of the damage with respect to a plasma etching process. Therefore, the cobalt silicide layer (CoSi2) has substantially no risk of damage even if excessive etching is performed to form bit line contact holes.
However, in spite of the above described many advantages, the cobalt silicide layer suffers from the following problems when it is applied to a semiconductor device, more particularly, a semiconductor memory device, such as a dynamic random access memory (DRAM). For example, when a self-align contact (SAC) etching process is performed to expose the surface of a substrate in a peripheral region, a gate spacer layer is previously formed around a sidewall of a gate stack by use of a nitride layer, in order to protect a gate conductive layer. However, when the self-align contact etching process is performed to open the peripheral region for the formation of the cobalt silicide layer (CoSi2), the gate spacer layer may be attacked. In a worse case, the gate spacer layer may be removed, and thus, a self-align contact failure may occur. This causes a problem of device malfunction. Additionally, the etching process may cause a loss of a silicon substrate, and simultaneously, a loss of dopant in source/drain regions, thereby making it impossible to achieve uniform characteristic distribution of transistors throughout a wafer.
Therefore, the present invention has been made in view of the above problems, and the present invention provides a method for manufacturing a semiconductor device having a metal silicide layer.
In accordance with one embodiment of the present invention, a method for manufacturing a semiconductor device comprises: forming a structure including a plurality of gate stacks formed on a semiconductor substrate, a gate spacer layer formed on an upper surface of the semiconductor substrate and around a sidewall of each gate stack, and an insulation layer between the gate stacks; exposing the gate spacer layer by removing the insulation layer; forming a sacrificial insulation layer on the gate spacer layer; removing a part of the sacrificial insulation layer on the gate spacer layer formed on the upper surface of the semiconductor substrate while maintaining the remaining part of the sacrificial insulation layer on the gate spacer layer formed around the sidewall of each stack; exposing the semiconductor substrate between the gate stacks by removing the gate spacer layer on the semiconductor substrate; and forming a metal silicide layer on an exposed surface of the semiconductor substrate between the gate stacks.
In some embodiments, exposing the gate spacer may be performed by an etching process regulated such that an etching rate ratio of the insulation layer to the gate spacer layer is in a range from about 13:1 to about 30:1.
In some embodiments, the sacrificial insulation layer may have a thickness of about 30 Å to about 150 Å.
In some embodiments, removing the part of the sacrificial layer may be performed via a blanket dry etching process.
In some embodiments, exposing the semiconductor substrate may be performed such that the gate spacer layer formed around the sidewall of each gate stack is protected by the sacrificial insulation layer during the removal of the gate spacer layer on the semiconductor substrate.
In some embodiments, the gate spacer layer may be formed of a nitride layer, and the sacrificial insulation layer may be formed of an oxide layer.
In some embodiments, exposing the semiconductor substrate may be performed by use of a wet etching process.
In some embodiments, the wet etching process may be performed by use of a phosphoric acid solution (H3PO4).
In some embodiments, the method for manufacturing a semiconductor device may further comprise: performing a second wet etching process for removing an oxide layer prior to and after performing the wet etching process.
In accordance with another embodiment of the present invention, a method for manufacturing a semiconductor device comprises: forming a plurality of gate stacks on a semiconductor substrate having a cell region and a peripheral region; forming a gate spacer layer around a sidewall of each gate stack in the cell region and forming the gate spacer layer on a surface of the semiconductor substrate and around a sidewall of each gate stack in the peripheral region; filling an insulation layer between the gate stacks; removing the insulation layer in the cell region, and forming a plurality of landing plugs between the gate stacks in the cell region; removing the insulation layer in the peripheral region by using a mask layer pattern as an etching mask, the mask layer pattern being configured to expose the peripheral region while covering the cell region; forming a sacrificial insulation layer throughout the cell region having the plurality of landing plugs and the peripheral region having no insulation layer; removing the sacrificial insulation layer formed over the cell region and the sacrificial insulation layer on the substrate in the peripheral region, to expose the gate spacer layer formed on the surface of the semiconductor substrate in the peripheral region; removing the exposed gate spacer layer in the peripheral region, to expose the semiconductor substrate between the gate stacks in the peripheral region; and forming a metal silicide layer on an exposed surface of the semiconductor substrate in the peripheral region.
In some embodiments, the method for manufacturing a semiconductor device may further comprise: forming a buffer insulation layer on the entire surface of the substrate prior to performing the removing the insulation layer in the peripheral region.
In some embodiments, the sacrificial insulation layer may have a thickness of about 30 Å to about 150 Å.
In some embodiments, the gate spacer layer may be formed of a nitride layer, and the sacrificial insulation layer may be formed of a high-temperature oxide layer.
In some embodiments, removing the sacrificial insulating layer may be performed by use of a wet etching process.
In some embodiments, the wet etching process may be performed by use of a phosphoric acid solution (H3PO4).
In some embodiments, the method for manufacturing a semiconductor device may further comprise: performing a second wet etching process for removing an oxide layer prior to and after performing the wet etching process.
In some embodiments, step removing the exposed gate spacer layer in the peripheral region may be performed such that the gate spacer layer formed around the sidewall of each gate stack is protected by the sacrificial insulation layer during the removal of the gate spacer layer on the semiconductor substrate.
The above and other features of the present invention will be more clearly understood from the following detailed description taken in conjunction with the accompanying drawings, in which:
Now, a preferred embodiment of the present invention will be explained with reference to the accompanying drawings.
Referring first to
Each of the gate stacks 110 includes a gate oxide layer pattern 111, a poly-silicon layer pattern 112, a tungsten silicide layer pattern 113, and a hard mask nitride layer pattern 114, which are deposited in this sequence, but is not limited to this sequence, and other layer materials or structures may be adopted in accordance with the kind of a device. After forming the gate stack 110, a gate spacer layer 120 is formed around a sidewall of the gate stack 110. In this case, the gate spacer layer 120 is also formed on a surface of the respective impurity regions 102 in the peripheral region, in addition to the sidewall of the gate stack 110. Hereinafter, the gate spacer layer 120, which exists in the remaining region except for the sidewall of the gate stack 110, is called “a bottom gate spacer layer 120”.
Next, an insulation layer 130 is deposited on the entire surface of the resultant, to fill up an empty space between the gate stacks 110. Then, a mask layer pattern (not shown) for exposing only the cell region is used to remove the exposed part of the insulation layer 130 in the cell region. The removal of the insulation layer 130 may be performed via a self align contact (SAC) process, and consequently, self-aligned contact holes are formed between the gate stacks 110 in the cell region. Successively, a landing plug conductive layer, such as a poly-silicon layer, fills up the self-aligned contact holes, and an etchback or planarizing process is performed, to form a plurality of landing plugs 140 that are separated from one another. During the formation of the landing plugs 140 in the cell region, the peripheral region is covered by the mask layer pattern (not shown), and therefore, the insulation layer 130 remains between the gate stacks 110 in the peripheral region. The mask layer pattern in the peripheral region is removed after forming the landing plugs 140.
Next, referring to
Then, referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
Referring to
As apparent from the above description, the present invention provides a method for manufacturing a semiconductor device having a metal silicide layer wherein a sacrificial insulation layer is deposited on a gate space layer formed around a sidewall of each gate stack and an upper surface of a semiconductor substrate after removing an insulation layer between adjacent gate stacks in a peripheral region, whereby the gate spacer layer formed around the sidewall of the gate stack can be protected by the sacrificial insulation layer when the remaining gate spacer on the upper surface of the substrate is removed. As a result, the present invention can prevent damage to the gate spacer layer formed around the sidewall of the gate stack, and can reduce a loss of the semiconductor substrate due to an etching process.
Although the embodiments of the present invention have been disclosed for illustrative purposes, those skilled in the art will appreciate that various modifications, additions and substitutions are possible, without departing from the scope and spirit of the invention as disclosed in the accompanying claims.
Patent | Priority | Assignee | Title |
7718520, | Mar 22 2006 | Samsung Electronics Co., Ltd. | Semiconductor integrated circuit device and related method |
7879707, | Mar 22 2006 | Samsung Electronics Co., Ltd. | Semiconductor integrated circuit device and related method |
Patent | Priority | Assignee | Title |
6025255, | Jun 25 1998 | Vanguard International Semiconductor Corporation | Two-step etching process for forming self-aligned contacts |
6033944, | Jun 05 1997 | Renesas Electronics Corporation | Semiconductor device and semiconductor device manufacturing method |
6306707, | Nov 20 2000 | MONTEREY RESEARCH, LLC | Double layer hard mask process to improve oxide quality for non-volatile flash memory products |
6306713, | Oct 10 2000 | MONTEREY RESEARCH, LLC | Method for forming self-aligned contacts and local interconnects for salicided gates using a secondary spacer |
6521955, | Apr 19 2000 | LAPIS SEMICONDUCTOR CO , LTD | Semiconductor device including memory cells and manufacturing method thereof |
6638843, | Mar 23 2000 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Method for forming a silicide gate stack for use in a self-aligned contact etch |
6890823, | Aug 27 2002 | Samsung Electronics Co., Ltd. | Methods of forming integrated circuits with thermal oxide layers on side walls of gate electrodes wherein the source and drain are higher than the gate electrode |
20030214000, | |||
20030219944, | |||
20040029372, | |||
20040029375, | |||
20040058522, | |||
20040084746, | |||
20040185671, | |||
20050136606, | |||
20060124986, | |||
20070117295, | |||
JP11103055, | |||
JP2003344056, | |||
JP2005109381, | |||
JP2007129189, | |||
JP9264697, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jun 29 2006 | YOON, HYO GEUN | Hynix Semiconductor Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 018065 | /0073 | |
Jul 12 2006 | Hynix Semiconductor Inc. | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 01 2010 | ASPN: Payor Number Assigned. |
Dec 26 2012 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Mar 10 2017 | REM: Maintenance Fee Reminder Mailed. |
Aug 28 2017 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Jul 28 2012 | 4 years fee payment window open |
Jan 28 2013 | 6 months grace period start (w surcharge) |
Jul 28 2013 | patent expiry (for year 4) |
Jul 28 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Jul 28 2016 | 8 years fee payment window open |
Jan 28 2017 | 6 months grace period start (w surcharge) |
Jul 28 2017 | patent expiry (for year 8) |
Jul 28 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Jul 28 2020 | 12 years fee payment window open |
Jan 28 2021 | 6 months grace period start (w surcharge) |
Jul 28 2021 | patent expiry (for year 12) |
Jul 28 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |