A return-to-zero current-steering DAC is presented. The presented return-to-zero technique can isolate the analog output nodes of the DAC from the coupling of the control signals of the DAC without sacrificing speed. The topology uses a bank of return-to-zero circuits, which employs return-to-zero and isolation transistors to implement the presented return-to-zero technique.
|
1. A current-steering digital-to-analog converter, comprising:
a differential control signal generator to receive digital inputs and a clock signal for producing control signals, wherein said control signals depend on said digital inputs and said clock signal;
a plurality of current sources for producing output currents;
a plurality of switches connected to said plurality of current sources and controlled by said control signals;
a plurality of isolation transistors connected between said plurality of switches and an analog output, wherein said plurality of isolation transistors are controlled by biased potentials to decouple said switches and said analog output; and
a plurality of return-to-zero transistors connected between a return-to-zero potential node and connection nodes of said plurality of switches to said plurality of isolation transistors, wherein said plurality of return-to-zero transistors are controlled by return-to-zero control signals.
8. A current-steering digital-to-analog converter, comprising:
a differential control signal generator to receive digital inputs and a clock signal for producing differential control signals, wherein said differential control signals depend on said digital inputs and said clock signal;
current sources which produce output currents;
one of first switches and one of second switches, which are connected to one of said current sources and controlled by said differential control signals;
one of first isolation transistors, which is connected between a first analog output and one of said first switches, and one of second isolation transistors, which is connected between a second analog output and one of said second switches, wherein said first isolation transistors and said second isolation transistors are controlled by biased potentials to decouple the connections of said first switches and said first analog output and the connections of said second switches and said second analog output, respectively; and
each of first return-to-zero transistors connected between a return-to-zero potential node and each of connection nodes of said first switches and said first isolation transistors, and each of second return-to-zero transistors connected between said return-to-zero potential node and each of connection nodes of said second switches and said second isolation transistors, wherein said first return-to-zero transistors and said second return-to-zero transistors are controlled by return-to-zero control signals.
2. The current-steering digital-to-analog converter in
3. The current-steering digital-to-analog converter in
4. The current-steering digital-to-analog converter in
5. The current-steering digital-to-analog converter in
6. The current-steering digital-to-analog converter in
7. The current-steering digital-to-analog converter in
9. The current-steering digital-to-analog converter in
10. The current-steering digital-to-analog converter in
11. The current-steering digital-to-analog converter in
12. The current-steering digital-to-analog converter in
13. The current-steering digital-to-analog converter in
14. The current-steering digital-to-analog converter in
|
This invention relates to a digital-to-analog converter (DAC), and particularly to a current-steering DAC, which has return-to-zero characteristics at its output and can decrease the coupling from control signals to its output.
One approach to reduce the coupling noise is to return the analog output nodes to “zero” by directly shorting the analog nodes to “zero”. For the DAC without using return-to-zero (RTZ) techniques, the output signal power of the DAC falls off at a rate given by sin(x)/x as shown in
Another approach to reduce the coupling noise is the use of isolation transistors. However, the settling time of the analog output nodes is increased, due to the use of isolation transistors, which is innegligible at high operation speed. The slow discharging action of the internal nodes between the switches and the isolation transistors causes different rise and fall times and large settling times. To solve this problem, the invention provides the internal nodes extra discharging paths and also returns the analog output nodes to “zero”.
It is an object of this invention to provide a return-to-zero (RTZ) current-steering DAC with isolation transistors. The DAC can decrease the coupling noise of control signal switching and extend the input frequency range to the frequency close half the sampling frequency.
An embodiment according to the present invention includes an analog output which provides the DAC's analog output voltage and a digital input which receives a digital word representative of a desired analog output voltage. For operations, the outputs of the current sources are controlled by the respective control signals through respective switches. The states of the respective control signals change according to the digital input word and in synchronization with a clock signal. The present invention also includes a bank of RTZ circuits, which uses return-to-zero and isolation transistors to implement the presented return-to-zero technique. Therefore, the RTZ and isolation properties are both achieved by the present invention.
An RTZ (return-to-zero) current-steering DAC with isolation transistors according to the present invention is shown in
The switches 407, return-to-zero transistors 409 and isolation transistors 410 can be implemented by the field-effect transistors or bipolar transistors, which are made from silicon in general, and, of course, can be made from another material, e.g., gallium-arsenide (GaAs).
For detailed operations, the descriptions are as followings. The DAC receives a digital input word 401 by a differential control signal generator 404. The differential control signal generator 404 generates control signals 405 in synchronization with a clock signal 403. The control signals 405 control the respective switches 407 to direct the current from the outputs of the current sources 406 through the RTZ circuits 408 to the first or second output nodes 412, 413. The RTZ circuits 408 are connected to the respective switches 407. In the RTZ circuits 408, the isolation transistors 410 isolate the analog output nodes 412, 413 from the coupling of the control signals 405 through the respective switches 407, and the RTZ transistors 409 are controlled by a RTZ control signal 414 to direct the current from the respective switches 407 to an “RTZ” potential 411, which can be zero or non-zero potential, or not. The current from the isolation transistors 410 produces a differential analog output on the first and second output nodes 412, 413. The RTZ control signal 414 can be generated by a RTZ control circuit 408, which tracks the clock signal 403 to turns on/off the RTZ transistors 409.
The operation of the RTZ current-steering DAC according to the embodiment of the present invention is analyzed by accompanying with
IM
where K=(μCox/2)(W/L) is the device transconductance parameter, VA is the voltage of node A 506, Vbias3 507 is the gate voltage of the isolation transistor 501, and Vt is the threshold voltage of the isolation transistor 501. This current discharges the capacitor CA 505 and thus decreases the voltage VA. The discharging current can also be written as
where QA is the charge stored in node A 506. Equating the two equations, the time domain equation of VA can be derived as
where C1 and C2 are constants determined by initial conditions, a=Vbias3+V, and b=(K/CA). Therefore, the settling time of the analog output nodes 504 is increased due to the discharging behavior of node A 506.
In order to solve this problem, an extra discharging path is added to node A 506. When the RTZ transistor 508 is switched on, the charge stored in CA 505 is discharged rapidly because of the designed high driving capability of the RTZ transistor 508. In addition to discharging node A 506, the RTZ transistor 508, can also be used to return the analog output nodes 504 to be “zero”. When the RTZ control signal 509 turns on the RTZ transistors 508, the current from the current source 510 will flow through the RTZ transistors 508 according to the condition of the switches 503. Therefore, no current will flow through the isolation transistors 501, i.e., the isolation transistors 501 are turned off, and the output nodes 504 will settle to zero with a time constant. Because the isolation transistors 501 are turned off, the signal dependent coupling of the control signals 503 will be isolated during the RTZ period. Therefore, the present invention can achieve the properties of RTZ and isolation. Instead of using high-linearity RTZ transistors at the DAC output nodes, each current cell of the DAC contains its own RTZ transistors.
The foregoing descriptions of specific embodiments of the present invention have been presented for purposes of illustrations and description. They are not intended to be exclusive or to limit the invention to the precise forms disclosed, and obviously many modifications and variations are possible in light of the above teaching. The embodiments were chosen and described in order to best explain the principles of the invention and its practical application, to thereby enable others skilled in the art to best utilize the invention and various embodiments with various modifications as are suited to particular use contemplated. It is intended that the scope of the invention be defined by the claims appended hereto and their equivalents.
Patent | Priority | Assignee | Title |
7679538, | Aug 12 2005 | Board of Regents, The University of Texas System | Current-steering type digital-to-analog converter |
7956785, | Aug 19 2009 | Chung-Ang University Industry-Academy Cooperation Foundation | Return to zero digital to analog converter and converting method thereof |
8493253, | Mar 07 2011 | National Chiao Tung University | N-bit digital-to-analog converting device |
8836561, | Oct 12 2012 | Sony Corporation | Digital to-analog conversion circuit |
8872687, | Sep 12 2013 | National Cheng Kung University | Digital to analog converting method and converter insensitive to code-dependent distortions |
9252797, | Oct 31 2014 | NXP USA, INC | Return-to-zero digital-to-analog converter with overlapping time delayed pulse generation |
9362934, | Apr 30 2012 | ROHDE & SCHWARZ GMBH & CO KG | Optically clocked digital/analog converter and a DDS unit with such a converter |
Patent | Priority | Assignee | Title |
5331225, | Jul 25 1990 | Kabushiki Kaisha Toshiba | BiCMOS logic circuit with bipolar transistor and MOS transistor formed on the same semiconductor substrate |
6545619, | |||
6977602, | Jul 13 2004 | Maxim Integrated Products, Inc.; Maxim Integrated Products, Inc | Wide band digital to analog converters and methods, including converters with selectable impulse response |
20070069810, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Mar 20 2008 | LEE, DA-HUEI | MEGAWIN TECHNOLOGY CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020747 | /0096 | |
Mar 20 2008 | KUO, TAI-HAUR | MEGAWIN TECHNOLOGY CO , LTD | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020747 | /0096 | |
Mar 20 2008 | LEE, DA-HUEI | National Cheng Kung University | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020747 | /0096 | |
Mar 20 2008 | KUO, TAI-HAUR | National Cheng Kung University | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 020747 | /0096 | |
Mar 25 2008 | Megawin Technology Co., Ltd. | (assignment on the face of the patent) | / | |||
Mar 25 2008 | National Cheng Kung University | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 01 2013 | REM: Maintenance Fee Reminder Mailed. |
Aug 18 2013 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Sep 16 2013 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Aug 18 2012 | 4 years fee payment window open |
Feb 18 2013 | 6 months grace period start (w surcharge) |
Aug 18 2013 | patent expiry (for year 4) |
Aug 18 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 18 2016 | 8 years fee payment window open |
Feb 18 2017 | 6 months grace period start (w surcharge) |
Aug 18 2017 | patent expiry (for year 8) |
Aug 18 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 18 2020 | 12 years fee payment window open |
Feb 18 2021 | 6 months grace period start (w surcharge) |
Aug 18 2021 | patent expiry (for year 12) |
Aug 18 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |