A voltage regulator provides a regulated output load voltage at either a positive level or an inverted level relative to an input supply voltage. A switching circuit and control circuit are formed on an integrated circuit having a single pin for coupling to regulator feedback signal. The feedback signal is applied directly to the feedback pin during both positive voltage level regulation and inverted voltage level regulation. The feedback signal may be produced by a feedback circuit comprising an impedance element formed in the integrated circuit.
|
11. A method for controlling a voltage regulator that is selectively configurable to provide a regulated output load voltage either with the same polarity as the supply voltage or with an inverted polarity relative to the supply voltage, the method comprising the steps of:
deriving a feedback signal that varies with load voltage;
generating a control signal that is variable proportionately with load current; and
applying the control signal to a switching circuit of the regulator,
wherein the generating step comprises:
supplying a control current from a current source to a control circuit of the switching circuit; and
diverting the current source current from the control circuit when the voltage of the feedback signal is greater than a first reference voltage and when the voltage of the feedback signal is less than a second reference voltage.
1. A voltage converter comprising:
a switching circuit having an input node coupled to receive a supply voltage;
regulator circuitry coupled to the switching circuit, the regulator circuitry selectively configurable to provide at an output node a regulated load voltage either with the same polarity as the supply voltage or with an inverted polarity relative to the supply voltage;
a control circuit comprising an input node and a control signal output node coupled to the control input of the switching circuit to provide a control signal thereto; and
a feedback circuit comprising a feedback node having a voltage level related to the load voltage, the feedback node coupled to the control circuit input node for regulation at both the same voltage polarity and inverted voltage polarity relative to the polarity of the supply voltage, wherein
the switching circuit and the control circuit are formed on an integrated circuit having only one feedback pin through which the feedback node and the control circuit input node are coupled, and
the control circuit generates the control signal to be proportional to the voltage at the feedback pin.
16. A method for controlling a voltage regulator that is selectively configurable to provide a regulated output load voltage either with the same polarity as the supply voltage or with an inverted polarity relative to the supply voltage, the method comprising the steps of:
deriving a feedback signal that varies with load voltage;
generating a control signal that is variable proportionately with load current; and
applying the control signal to a switching circuit of the regulator,
wherein the switching circuit and the control circuit are formed on an integrated circuit having only one feedback pin for regulation at both the same voltage polarity and inverted voltage polarity relative to the polarity of the supply voltage, and
the generating step comprises:
applying the feedback signal to the feedback pin during load voltage regulation,
supplying a control current from a current source to a control circuit of the switching circuit; and
diverting the current source current from the control circuit when the voltage at the feedback pin is greater than a first reference voltage and when the voltage at the feedback pin is less than a second reference voltage.
2. A voltage converter as recited in
3. A voltage converter as recited in
4. A voltage converter as recited in
5. A voltage converter as recited in
6. A voltage converter as recited in
7. A voltage converter as recited in
8. A voltage converter as recited in
a current source coupled in series with the control signal output node;
a first diode coupled between a junction of the current source and the control signal output node and the output of the first error amplifier; and
a second diode coupled between a junction of the current source and the control signal output node and the output of the second error amplifier;
wherein the first diode is connected in a configuration to draw current from the current source to the output of the first error amplifier when the feedback voltage is greater than the reference voltage, and the second diode is connected in a configuration to draw current from the current source to the output of the second error amplifier when the feedback voltage is less than ground voltage.
9. A voltage converter as recited in
a first differential transistor pair coupled between a first current source and the control signal output node, the first differential pair transistors having control inputs coupled, respectively, to a first reference voltage and to the feedback node; and
a second differential transistor pair coupled between a second current source and the control signal output node, the second differential pair transistors having control inputs coupled, respectively, to a second reference voltage and to the feedback node.
10. A voltage converter as recited in
12. A method as recited in
13. A method as recited in
and further comprising the step of applying the feedback signal
to the feedback pin during load voltage regulation at both the same polarity as the supply voltage or at an inverted polarity relative to the supply voltage.
14. A method as recited in
15. A method as recited in
17. A voltage converter as recited in
a current source providing current for generation of the control current; and
diverting circuitry configured for diverting the current source current from the control circuit when the voltage at the feedback pin is greater than a first reference voltage and when the voltage at the feedback pin is less than a second reference voltage.
|
The present disclosure relates to control of a voltage regulator, more particularly to a regulator that can be operated for positive or inverted voltage level regulation with the same feedback configuration.
Voltage converters are known that provide regulated output load voltages at levels above, at, or below nominal input supply voltages at the same or inverted polarity. Diagrams of two such known converters are broadly shown in
Each converter comprises an input capacitor 12, coupled between voltage supply input node VIN and ground, and an output capacitor 14 coupled between output node VOUT and ground. The output node is coupled to a load to provide regulated voltage thereto. Resistors 16 and 18 are coupled in series between the output node and ground. The junction between resistors 16 and 18 provides a feedback voltage that is proportional to the load voltage.
The conversion functionality is dependent upon the configuration of the external elements and their connections with the pins of chip 10. In the boost converter of
The integrated circuit chip 10 for both converters comprises similar, well-known, circuitry.
Switching control circuit 34 typically comprises latch circuitry and switch driver circuitry. A set input is coupled to clock 36, which may generate pulses in response to an oscillator. During normal operation, the latch is activated to initiate a switched current pulse when the set input receives each clock pulse. The switched current pulse is terminated when the reset input receives an input signal, thereby determining the width of the switched current pulse. The reset input is coupled to the output of comparator 38. For boost regulation, output voltage feedback signal VFB is coupled to a negative input of error amplifier 40. A voltage reference VREF is applied to the positive input of error amplifier 40. Capacitor 42 is coupled between the output of error amplifier 40 and ground.
The level of charge of capacitor 42, and thus its voltage VC, is varied in dependence upon the output of amplifier 40. As load current increases, the output voltage, and thus VFB, decreases. As the feedback voltage VFB decreases, VC increases. Thus, VC is proportional to load current. VC is coupled to the inverting input of comparator 38. The non-inverting input is coupled to adder 44. Adder 44 combines signal ISW, which is proportional to the sensed switch current, with a compensation signal. Upon switch activation in response to a clock set signal, switch current builds through inductor 20. When the level of the signal received from adder 44 exceeds VC, comparator 38 generates a reset signal to terminate the switched current pulse. During heavier loads, VC increases and the switched current pulse accordingly increases in length to appropriately regulate the output voltage VOUT at the boost level. Such operation is typical current mode control. Alternatively, duty cycle can be regulated in voltage mode control.
In the boost configuration of
Traditional methods for implementing a single integrated circuit chip for use in either a boost or inverting voltage converter require the use of two or three pins of the chip. One conventional method is illustrated in
In the
In the
Another known method for boost conversion and inverting conversion implementation is illustrated in
The known arrangements require dedication of a plurality of IC pins to be externally reconfigured for operation as both boost and inverting conversion. The arrangement of
The subject matter described herein fulfills the above-described needs of the prior art. In one aspect, a voltage regulator can be configured to provide a regulated output load voltage at either a positive level or an inverted level relative to an input supply voltage. A feedback signal is derived that varies with load voltage. A control signal is generated that is variable proportionately with load current and is applied to control a switching circuit of the regulator. To generate the control signal, a control current is supplied from a current source to a control circuit of the switching circuit. The supplied current is diverted from the control circuit when the voltage of the feedback signal is greater than a positive reference voltage and when the voltage of the feedback signal is less than ground voltage. The switching circuit and the control circuit are formed on an integrated circuit having a single feedback pin. The feedback signal is applied directly to the feedback pin during both positive voltage level regulation and inverted voltage level regulation. The feedback signal may be produced by a feedback circuit comprising an impedance element formed in the integrated circuit.
Additional aspects and advantages will become readily apparent to those skilled in this art from the following detailed description, wherein only the preferred embodiments are shown and described, simply by way of illustration of the best mode contemplated of carrying out the invention. As will be realized, the disclosed concepts are applicable to other and different embodiments, and the disclosed details are capable of modifications in various obvious respects. Accordingly, the drawings and description are to be regarded as illustrative in nature, and not as restrictive.
Implementations of the present invention are illustrated by way of example, and not by way of limitation, in the figures of the accompanying drawings and in which like reference numerals refer to similar elements.
The feedback control scheme illustrated in
Control signal line VC is coupled to current source 54. Error amplifier 40 is coupled to current source 54 through diode 56, which is poled in a direction to draw current from the current source. Error amplifier 41 is coupled to current source 54 through diode 58, which is poled in a direction to draw current from the current source.
In operation, VFB is at a positive voltage level for boost voltage conversion and at a negative voltage level for inverting voltage conversion. During boost operation the positive input to error amplifier 41 is greater than its negative input, which is grounded. The output of error amplifier 41 thus will be high, turning off diode 58. Error amplifier 41 is thus of no effect on VC during boost operation. VFB, a function of feedback circuit resistors 16, 50 and 52, is applied to the negative input of error amplifier 40.
When VFB is less than VREF, the output of error amplifier will be high to prevent conduction of current through diode 56. This condition corresponds to high load current converter operation. The current of current source 54 is completely directed to VC. The switching regulator will deliver high current to the output in response to the resulting high level of VC. When the output voltage increases during low load conditions such that VFB exceeds VREF, the output of error amplifier 40 will be negative, rendering diode 56 conductive. Current from current source 54 will be diverted to error amplifier 40, thereby lowering the level of VC. In response, the switching regulator will deliver lower current to the output. Thus VC will decrease in accordance with a decrease in load. The switching regulator functions in this manner in both current mode regulation and voltage mode regulation.
During inverting voltage conversion operation, VOUT is at negative polarity. The positive input to error amplifier 40, VREF, is greater than the feedback voltage, VFB, at its negative input. The output of error amplifier 40 thus will be high, turning off diode 56. Error amplifier 40 is thus of no effect on VC during inverting operation. During high load condition operation, the absolute value VOUT is lower than the nominal regulated level. VFB at the positive input to error amplifier 41 will be equal to or greater than its grounded negative input. The output of error amplifier 41 will be high to prevent conduction of current through diode 56. The current of current source 54 is completely directed to VC. The switching regulator will deliver high current to the output in response to the resulting high level of VC.
During low load conditions, VOUT becomes more negative such that voltage at the grounded negative input to error amplifier 41 exceeds the value of VFB applied to its positive input. The output of error amplifier 41 will be negative to render diode 58 conductive. Current from current source 54 will be diverted to error amplifier 41, thereby lowering the level of VC. In response, the switching regulator will deliver lower current to the output.
The internal resistor 52 can replace the external resistor, such as resistor 18, conventionally used in a load feedback circuit. The circuit of
The collector of transistor 78 is connected to its base and to current source 79. The collector of transistor 80 is coupled to current source 81, a junction therebetween producing the output VC. The base of transistor 78 is connected to the base of transistor 80. Resistors 86 and 90 are connected in series between the emitter of transistor 78 and ground. Resistors 88 and 92 are connected in series between the emitter of transistor 80 and ground. The collectors of transistors 70 and 74 are connected to the emitter of transistor 78. The collectors of transistors 72 and 76 are connected to the junction between resistors 88 and 92, respectively via resistors 82 and 84. Transistors 78 and 80 are matched and are connected in a current mirror configuration.
In operation, transistors 70 and 72 steer current from current source 71 to the current paths in series with transistors 78 and 80. When VFB is higher than VREF, most of the current traverses transistor 70. The current from current source 71 is then directly primarily to the series connected resistors 86 and 90. When VFB is lower than VREF, most of the current traverses transistor 72. The current from current source 71 is then directed primarily to the series connected resistors 82 and 92.
Transistors 74 and 76 steer current from current source 75 to the current paths in series with transistors 78 and 80. When VFB is higher than ground, most of the current traverses transistor 76. The current from current source 75 is then directed primarily to the series connected resistors 84 and 92. When VFB is lower than ground, most of the current traverses transistor 74. Current from current source 75 is then directed primarily to the series connected resistors 86 and 90.
The values of current sources 71, 75, 79, and 81, and resistors 82, 84, 86, 88, 90, and 92 can be selected to obtain the boost mode and inverting mode operation transfer function illustrated in
In boost operation, the voltage level of VFB that corresponds to the VC transition in the transfer function of
As the load decreases, VFB increases above the 1.25 volt VREF. Current through transistor 72 will decrease and current through transistor 70 will increase. As the current steered to resistor 92 from current source 71 decreases, VC decreases. As the load increases, VFB decreases. Current through transistor 72 will increase and current through transistor 70 will decrease. As the current steered to resistor 92 from current source 71 increases, VC increases.
In inverting mode operation, the voltage level of VFB that corresponds to the VC transition in the transfer function of
As the load increases, VFB increases above ground level. Current through transistor 74 will decrease and current through transistor 76 will increase. As the current steered to resistor 92 from current source 75 increases, VC increases. As the load decreases, VFB decreases. Current through transistor 74 will increase and current through transistor 76 will decrease. As the current steered to resistor 92 from current source 75 decreases, VC decreases.
In this disclosure there are shown and described only preferred embodiments of the invention and but a few examples of its versatility. It is to be understood that the invention is capable of use in various other combinations and environments and is capable of changes or modifications within the scope of the inventive concept as expressed herein. For example, the transistor pairs depicted in
Patent | Priority | Assignee | Title |
8274314, | Apr 01 2010 | Analog Devices International Unlimited Company | Error amplifier for regulating single feedback input at multiple levels |
8368375, | Aug 17 2009 | Richtek Technology Corporation | Switching regulator with transient control function and control circuit and method therefor |
Patent | Priority | Assignee | Title |
3502896, | |||
3571604, | |||
4395675, | Oct 22 1981 | Bell Telephone Laboratories, Incorporated | Transformerless noninverting buck boost switching regulator |
4585986, | Nov 29 1983 | The United States of America as represented by the Department of Energy | DC switching regulated power supply for driving an inductive load |
5438258, | Dec 11 1992 | TOSHIBA TOKO METER SYSTEMS CO , LTD | Power multiplication circuit which reduces an offset voltage of a Hall element to zero |
5589761, | Apr 15 1994 | Analog Devices International Unlimited Company | Dual polarity voltage regulator circuits and methods for providing voltage regulation |
5821806, | Jan 24 1996 | U S BANK NATIONAL ASSOCIATION, AS COLLATERAL AGENT | Boost regulator |
5912552, | Feb 12 1997 | Kabushiki Kaisha Toyoda Jidoshokki Seisakusho | DC to DC converter with high efficiency for light loads |
6531853, | Nov 21 2000 | Rohm Co., Ltd. | DC-DC converter |
7005835, | Jun 28 2002 | MICROSEMI CORP | Method and apparatus for load sharing in a multiphase switching power converter |
7064497, | Feb 09 2005 | National Taiwan University of Science and Technology | Dead-time-modulated synchronous PWM controller for dimmable CCFL royer inverter |
20050116698, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Jan 20 2006 | WU, ALBERT MIEN-YEE | Linear Technology Corporation | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 017550 | /0973 | |
Feb 07 2006 | Linear Technology Corporation | (assignment on the face of the patent) | / | |||
May 02 2017 | Linear Technology Corporation | Linear Technology LLC | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 057421 | /0543 | |
Nov 05 2018 | Linear Technology LLC | Analog Devices International Unlimited Company | CHANGE OF NAME SEE DOCUMENT FOR DETAILS | 057423 | /0001 |
Date | Maintenance Fee Events |
Jan 02 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Feb 08 2017 | M1552: Payment of Maintenance Fee, 8th Year, Large Entity. |
Jan 20 2021 | M1553: Payment of Maintenance Fee, 12th Year, Large Entity. |
Date | Maintenance Schedule |
Aug 25 2012 | 4 years fee payment window open |
Feb 25 2013 | 6 months grace period start (w surcharge) |
Aug 25 2013 | patent expiry (for year 4) |
Aug 25 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Aug 25 2016 | 8 years fee payment window open |
Feb 25 2017 | 6 months grace period start (w surcharge) |
Aug 25 2017 | patent expiry (for year 8) |
Aug 25 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Aug 25 2020 | 12 years fee payment window open |
Feb 25 2021 | 6 months grace period start (w surcharge) |
Aug 25 2021 | patent expiry (for year 12) |
Aug 25 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |