An integrated circuit may include a packet decoder to receive serial data and to decode jtag signals from the packets received. A jtag processor may test the electrical circuitry dependent on the jtag signals decoded. In a further embodiment, a test system may include a library of selectable jtag routines. An encoder may encode a signal with serial data representative of sequential jtag signals for at least one of the selectable jtag routines. In a method of testing, the integrated circuit may receive the serial data signal at a predetermined terminal. A portion of the serial data may be examined to determine the presence of a predefined signature key. jtag data may then be parsed from the serial data and tests performed based on the parsed jtag data.
|
13. A method of testing an integrated circuit, comprising:
receiving a serial data signal at a control terminal of an integrated circuit;
detecting serial data from the serial data signal received at the control terminal;
comparing a portion of the serial data detected to a predefined signature key;
dependent on a determination of the comparing, parsing jtag (Joint test Action Group) data from the serial data as further detected by the detecting; and
testing circuitry of the integrated circuit based on the parsed jtag data.
1. An integrated circuit comprising:
electrical circuitry;
a plurality of pins/pads to interface at least a portion of the electrical circuitry;
a first pin/pad of the plurality to receive a static signal for selecting a particular operative mode during a normal operation of the integrated circuit, and a serial data signal for assisting test during a sneaky jtag test access operation of the integrated circuit;
a packet decoder configured to receive serial data of the serial data signal received from the first pin/pad during the IC operability for the sneaky jtag test access and decode jtag (Joint test Action Group) signals from packets of the serial data when received;
a jtag processor to act on at least a portion of the electrical circuitry dependent on the jtag signals decoded; and
a mode select controller configured to receive from the first pin/pad the static signal for selecting the particular operative mode for the integrated circuit when under the normal operation, the selecting is based on the level of the static signal received and further dependent on absence of the sneaky jtag test access operation.
2. The IC of
a second pin/pad of the plurality to receive a clock signal; and
a clock recovery circuit to receive an external clock signal from the second pin/pad and recover a jtag clock to sequence the jtag processor when the IC is under the sneaky jtag test access operation.
3. The IC of
a jtag port defined by dedicated jtag pins/pads from amongst the plurality of pins/pads; and
a multiplexer to select one of at least two different sources by which to obtain jtag signals for driving the jtag processor; wherein the at least two different sources for the jtag signals comprise (i) the decoder associated with the decoded jtag signals, and (ii) the jtag port of the dedicated jtag pins/pads associated with jtag signals more direct from an external source.
4. The IC of
a serial key decoder to receive the serial data signal from the first pin/pad and determine presence of a predefined signature key within a given sequence of the serial data received;
wherein the packet decoder is selectably operable dependent on the determinations of the serial key decoder.
5. The IC of
6. The IC of
7. The IC of
8. The IC of
9. The IC of
10. The IC of
11. The IC of
a data output terminal of the plurality of pins/pads; and
an output multiplexer selectively operable to multiplex output test data (TDO) from the jtag processor onto the data output terminal.
12. The IC of
14. The method of
15. The method of
16. The method of
receiving a system clock within the integrated circuit;
synchronizing the detection of the serial data from the serial data signal relative to the system clock received; and
sequencing at least one of the parsing of the jtag data and the testing of the circuitry in a synchronous relationship relative to the system clock.
17. The method of
dividing the system clock received within the integrated circuit and generating a jtag clock; and
using at least one of a rising and falling transition of the jtag clock for synchronizing the parsing of the jtag data from the serial data detected.
18. The method of
19. The method of
recovering a divisor from at least one of the serial data signal and the system clock;
programming a divider with the divisor recovered; and
using the programmed divider to perform the dividing.
20. The method of
determining a number of cycles of the system clock over a given epoch of the serial data detected; and
defining said divisor based on said cycles determined within the given epoch.
21. The method of
determining a TMS data bit from the serial data;
determining a TDI data bit from the serial data;
determining a jtag-continuity-mode data bit subsequent the TMS and the TDI determinations; and
repeating the determinations for subsequent TMS, TDI and jtag-continuity-mode data bits dependent on the determination of the jtag continuity-mode data bit .
22. The method of
23. The method of
|
This disclosure is directed to electronic circuits and, more particularly, to methods and systems for interfacing and testing of integrated circuits.
The evolution of integrated circuits has led to electronic devices of ever increasing density and complexity. With these increased levels of integration, artisans within the IC industry have often confronted various compromises associated with manufacturability, test and/or functionality. On one hand, artisans may seek to design devices with a large number of interfacing links to assist more ready integration and functionality within particular system level applications. On the other hand, they may seek to reduce the size of the chip for reduced costs; which may therefore limit the physical real-estate and the number of pin/pads that may be formed for interfacing.
Also factoring into the various design considerations may be the need to assist ease of manufacturing and test. Accordingly, some typical methods of testing have been developed to facilitate testing by way of test vectors; wherein input vectors may be presented to a give portion of the integrated circuit while resulting vectors may be retrieved and analyzed for determining device functionality. For some of these procedures, a given chip may be designed with a plurality of input/output pads or pins dedicated to test. It may be understood, however, that such dedication of pads or pins to test may have an adverse impact the I/O bandwidth or functionality which might otherwise be desired for the integrated circuit.
Some methods of testing of integrated circuits may seek to increase the coverage or scope of testing, which may further contribute to device complexity—as may often be associated with certain flip-chip, chip-scale package and other high-density (e.g., fine pitch ball grid array FPGA) devices. In some cases, the manufactures incorporate circuits within these devices for performing built-in self tests and/or diagnostics. Results of such built-in self tests might then be made available for retrieval via a given number of dedicated test pads/pins.
Further facilitating integrated circuit testing, some within the industry have evolved boundary scan techniques and circuits of known tools available to assist with the routing and recovery of test vectors to/from various portions of an integrated circuit. One such form of boundary scan procedure, known to artisans in the industry as JTAG, may be understood to refer to a standard written by the Joint Test Action Group, and also similarly adopted by the IEEE in IEEE Standard 1149, for IEEE Standard Test Access Port and Boundary-Scan Architecture, which is incorporated herein by reference. Typically, the JTAG standard may be understood to define, in general, a 4-pin serial data transfer structure for accessing and controlling a standard test interface protocol and/or platform to various nodes of a digital circuit, which may also be know to assist with testing of circuitry within a chip.
To assist ease of manufacturing of the integrated circuits, artisans may strive to sustain avenues into these integrated circuits for supporting test. But despite some of the compelling needs for testing, some may find the interfacing needs for ordinary application of even more importance, especially where the devices may be understood to be designated for integration into higher level systems, as in the case of a given flip-chip device that is to be embedded with various other devices such as processors, buses, and/or network controllers and the like within a larger system. It may be understood, therefore, that some of these enhanced levels of integration may place a further premium on the limited number of pins/pads that may be available for interfacing such electrical devices.
In an embodiment of the present invention, an integrated circuit such as a semiconductor memory device may include a packet decoder operable to receive a serial data signal and to decode JTAG signals from packets within the serial data signals. A JTAG processor may receive the JTAG signals decoded and perform tests on electrical circuitry within the integrated circuit dependent upon the JTAG signals. In a further embodiment, a multiplexer may select from one of at least two different sources from which to obtain the JTAG signals for driving the JTAG processor. One of the two different sources may comprise the output of the decoded JTAG signals from the decoder. The other source may comprise an external port of the integrated circuit dedicated to interfacing JTAG signals directly from/to an external JTAG system.
In a further embodiment, a signature key decoder may determine the presence of a predefined signature key within a given sequence of the serial data received. Upon determining the presence of the predefined signature key, the signature key decoder may further enable operation of the decoder for parsing JTAG signals from the serial data.
In another further embodiment, an output multiplexer may be selectively operable dependent upon an enable signal from the JTAG process controller for multiplexing test data output to a data terminal of the integrated circuit.
Subject matter of embodiments of the present invention may be understood by reading the following description with reference to the accompanying drawings, in which:
In the description that follows, readily established circuits and procedures for the exemplary embodiments may be disclosed in simplified form (e.g., simplified block diagrams and/or simplified description) to avoid obscuring an understanding of the embodiments with excess detail and where persons of ordinary skill in this art can readily understand their structure and operation by way of the drawings and disclosure. For the same reason, identical components may be given the same reference numerals, regardless of whether they are shown in different embodiments of the invention.
As referenced herein, portions of, e.g., a circuit may be described as being formed in, at or on an electrical device. Such alternative terms in/at/on may be used individually merely for purposes of convenience. In the context of forming semiconductor devices, such terms may collectively reference portions of a semiconductor chip that may be within and/or on other starting material.
In accordance with an embodiment of the present invention, referencing
Continuing with a particular embodiment with further reference to
Clock pin or terminal 122 may receive a system clock (CLK). This clock may synchronize the recovery of serial data from the serial data signal as performed, e.g., by decoder 104. Divider 106 may also receive the system clock and divide a frequency of the system clock for generating a test clock (TCK) to be propagated on an internal test clock line 114 for the JTAG module(s). This test clock may be used to sequence JTAG procedures within the JTAG controller as determined by the recovered JTAG signals, TMS and TDI.
In a further optional aspect of this embodiment, further referencing
In operation, to invoke such a sneaky or multiplexed access to the JTAG test access port, in accordance with an embodiment of the present invention, referencing
Decoder 104 may comprise data detector 105 to detect, in synchronous relationship to the system clock, a sequence of data bits from the serial data input signal. A comparator may determine whether a given portion of the sequence may correspond to a predetermined signature key. For example, the signature key may be previously programmed within the integrated circuit during fabrication, whereupon only particular users with knowledge of the signature key may be able to access and exercise the internal test access port.
In some embodiments, the signature key may be as long as 32 bits so as to ensure security of access to the internal test access port. In alternative embodiments, the number of bits associated with the signature key could be greater or less dependent upon a degree of security desired. In other words, the signature key might be more complex so as to reduce a possibility of inadvertent invocation of the keyed access to the internal JTAG test access port.
Once a comparator within decoder 104 should recognize a valid JTAG signature key, decoder 104 may proceed with parsing data bits form JTAG packets as shown by the timing diagram 500 of
In summary, when the JTAG signature is recognized, decoder 104 may begin to decode JTAG packets for parsing and recovering JTAG signals. The end bit of a given JTAG packet, i.e., the JTAG-mode-continuity bit, specifies whether or not to continue sustained enablement of the sneaky multiplexed access to the internal JTAG test access port for further parsing of JTAG packets. For example, a low state on the JTAG-continuity-mode bit may be used to indicate that additional JTAG packets should follow, and that these packets may be recovered sequentially without having to scan in another signature key. A high level at the JTAG continuity mode select bit may, alternatively, be used to terminate the sneaky multiplexed access to the internal JTAG test access port (TAP).
Moving forward with further reference to
Further referencing the timing diagram 600 of
Responsive to some of the JTAG procedures that may be executed by JTAG controller 102, output results or test data output (TDO) may be transferred for recovery by an external system. Accordingly, the JTAG controller may be further operable in a particular stage of a JTAG procedure for enabling an output multiplexer that may multiplex the TDO output to a DQ pin of the integrated circuit.
In accordance with a further embodiment of the present invention, referencing
For example, further referencing
In a specific example, further referencing
In accordance with further embodiments of the present invention, referencing
Further referencing
It may be understood that various other embodiments may be apparent to those skilled in the art as taken from the above description. The scope of the invention, therefore, should be determined with reference to the claims along with the full scope of equivalence to which these claims are entitled.
Patent | Priority | Assignee | Title |
11424000, | Aug 31 2018 | Nvidia Corporation | Test system for executing built-in self-test in deployment for automotive applications |
11789078, | Apr 08 2021 | STMicroelectronics S.r.l. | Electronic device comprising a memory accessible via a JTAG interface, and corresponding method of accessing a memory |
11810632, | Aug 31 2018 | Nvidia Corporation | Test system for executing built-in self-test in deployment for automotive applications |
7788558, | Oct 13 2006 | Renesas Electronics Corporation | Semiconductor integrated circuit and control method thereof |
8132074, | Nov 19 2007 | TAHOE RESEARCH, LTD | Reliability, availability, and serviceability solutions for memory technology |
8324656, | Jul 02 2010 | T-RAM ASSIGNMENT FOR THE BENEFIT OF CREDITORS , LLC | Reduction of electrostatic coupling for a thyristor-based memory cell |
8392796, | Nov 19 2007 | TAHOE RESEARCH, LTD | Reliability, availability, and serviceability solution for memory technology |
8441881, | Jul 02 2010 | T-RAM ASSIGNMENT FOR THE BENEFIT OF CREDITORS , LLC | Tracking for read and inverse write back of a group of thyristor-based memory cells |
8576607, | Jul 02 2010 | T-RAM ASSIGNMENT FOR THE BENEFIT OF CREDITORS , LLC | Hybrid memory cell array and operations thereof |
8576649, | Jul 02 2010 | T-RAM ASSIGNMENT FOR THE BENEFIT OF CREDITORS , LLC | Sense amplifiers and operations thereof |
8745457, | Mar 30 2012 | AVAGO TECHNOLOGIES INTERNATIONAL SALES PTE LIMITED | Methods and structure for utilizing external interfaces used during normal operation of a circuit to output test signals |
8922235, | Dec 17 2010 | MIMIRIP LLC | Method and system for testing semiconductor device |
9110137, | Feb 15 2012 | International Business Machines Corporation | Method for JTAG-driven remote scanning |
9341676, | Oct 07 2011 | RPX Corporation | Packet-based propagation of testing information |
9570117, | Oct 06 2014 | Macronix International Co., Ltd. | Integrated circuit with independent programmability |
Patent | Priority | Assignee | Title |
5355369, | Apr 26 1991 | AT&T Bell Laboratories; American Telephone and Telegraph Company | High-speed integrated circuit testing with JTAG |
6357025, | Nov 20 1992 | Round Rock Research, LLC | Testing and burn-in of IC chips using radio frequency transmission |
6598193, | Jan 24 2000 | Dell Products L P | System and method for testing component IC chips |
6807644, | Sep 14 2000 | JTAG TECHNOLOGIES B V | JTAG testing arrangement |
6925583, | Jan 09 2002 | Xilinx, Inc | Structure and method for writing from a JTAG device with microcontroller to a non-JTAG device |
7076705, | Jun 16 1998 | TESSERA ADVANCED TECHNOLOGIES, INC | Semiconductor integrated circuit having bonding optional function |
7181663, | Mar 01 2004 | Advantest Corporation | Wireless no-touch testing of integrated circuits |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Aug 24 2005 | CHOPRA, RAJESH | T-RAM Semiconductor, Inc | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016922 | /0806 | |
Aug 25 2005 | T-Ram Semiconductor, Inc. | (assignment on the face of the patent) | / | |||
May 07 2010 | T-RAM Semiconductor, Inc | Micron Technology, Inc | PURCHASE OPTION AGREEMENT | 024474 | /0979 | |
Mar 28 2013 | T-RAM Semiconductor, Inc | T-RAM ASSIGNMENT FOR THE BENEFIT OF CREDITORS , LLC | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 031694 | /0018 |
Date | Maintenance Fee Events |
Feb 06 2013 | M1551: Payment of Maintenance Fee, 4th Year, Large Entity. |
Apr 21 2017 | REM: Maintenance Fee Reminder Mailed. |
Oct 09 2017 | EXP: Patent Expired for Failure to Pay Maintenance Fees. |
Date | Maintenance Schedule |
Sep 08 2012 | 4 years fee payment window open |
Mar 08 2013 | 6 months grace period start (w surcharge) |
Sep 08 2013 | patent expiry (for year 4) |
Sep 08 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 08 2016 | 8 years fee payment window open |
Mar 08 2017 | 6 months grace period start (w surcharge) |
Sep 08 2017 | patent expiry (for year 8) |
Sep 08 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 08 2020 | 12 years fee payment window open |
Mar 08 2021 | 6 months grace period start (w surcharge) |
Sep 08 2021 | patent expiry (for year 12) |
Sep 08 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |