The present invention provides a new semiconductor Read-Only Memory, rom, which stores more than one bit per cell. The potential of multiple threshold voltages combined with the potential multiple ratios of device channel width and length makes an rom cell store multiple bits feasible. An N-type or a P-type MOS device of the standard CMOS process or a flat-cell mask rom process are operable devices and processes in the design of this multi layer cell rom. The rom cell with smaller size is implemented to represent the LSB bits, while the larger size rom cell is to represent the MSB bits.
|
5. A semiconductor rom device, comprising:
a plurality cells forming an rom array, wherein each cell is a P-type MOS unit, and the drain terminal of each MOS unit is directly connected to a bit line if programmed or floating if not programmed, the gate terminal of each MOS unit is connected to a word line if programmed or floating if not programmed, and the source terminal is directly connected to “Ground” if programmed or floating if not programmed.
1. A semiconductor rom device, comprising:
an array of rom cells, each cell being an N-type MOS unit and occupies the same space of a semiconductor die area;
each N-type MOS cell within the rom array having the same channel length which is made of a diffusion drain node directly connected to a bit line node and another diffusion source node directly connected to ground or another node of a power supplier;
a plurality of channel width candidate values for predetermining a response voltage profile of pulling down the bit line voltage; and
a sensing circuitry for generating a plurality of bits by decoding the response voltage profile received from one of the referencing MOS unit and the corresponding bit line.
2. The semiconductor rom device of
3. The semiconductor rom device of
4. The semiconductor rom device of
|
1. Field of Invention
This invention relates generally to a semiconductor ROM, the Read-Only Memory. In particular, it relates to a ROM cell and its related sensing scheme for reading which can store multiple bits.
2. Description of Related Art
A semiconductor memory is typically comprised of an array of memory cells which are aligned in rows and columns as shown in
The Read Only Memory, ROM has advantages of small cell size and fully compatible standard CMOS logic process and therefore costs least price to manufacture compared to its counter parts other memories like SRAM, DRAM or some Non-Volatile Memories, NVM including flash or EPROM memories. A prior art ROM cell as shown in
The prior art of the ROM design mainly is comprised of cell with a fixed channel width and length and a fixed threshold voltage. This limits the density of representing one bit for each ROM cell.
The present invention of an MLC ROM, Multi-Layer Cell Read Only Memory and its sensing scheme significantly increases the data density per cell with a reliable reading mechanism.
The present invention of an MLC ROM stores more than 1 bit per cell by applying multiple levels of geography, said the device channel length or width to draw different levels of sinking current through the selected cell.
According to an embodiment of this invention of the MLC ROM, the ROM cell is comprised of an N-type MOS device in density of 2 bits per cell or below, while it is comprised of a P-type MOS device when pursuing a higher density said 3 bits per cell or beyond.
According to an embodiment of this invention of the MLC ROM, at least two banks of memory arrays share a circuit composing of one column of memory cells generating a referencing voltage.
According to an embodiment of this invention of the MLC ROM, a contact-less “flat-cell” ROM cell with smaller cell area is included.
According to an embodiment of this invention of the MLC ROM, multiple threshold voltage of ROM cell is used to differentiate potential multiple level of current sinking speed of a selected ROM cell.
The present invention of the MLC ROM, a larger cell is implemented to represent the MSB bits, the Most Significant Bits, while a smaller cell is used to represent the LSB Bits, the least Significant Bits.
According to another embodiment of this invention of the MLC ROM, for gaining higher reliability and hence the yield, a multiple steps of sensing scheme is applied to increase the margin of the differential voltage between bit line of the selected cell and the referencing cell.
According to another embodiment of this invention of the MLC ROM, for achieving high speed and high accuracy in the 4 bits per cell design, a current-to-voltage converter is applied to convert the Ids level to a stable voltage output which is connected to two comparators in series for a two steps sensing and to generate the 4 bits of out put logic states.
According to another embodiment of this invention of the MLC ROM, a self-timer circuit is implemented to pull down the word line voltage to stop further pulling done the bit line voltage when a stable output voltage from a sense amplifier is obtained.
According to an embodiment of this invention of the MLC ROM, the ROM cell is composed of an N-type device of the CMOS process.
According to an embodiment of this invention of the MLC ROM, the ROM cell is composed of the contact-less “Flat N-type cell”.
Other aspects and advantages of the present invention will become apparent from the following detailed description, taken in conjunction with the accompanying drawings, illustrating by way of example the principles of the invention. It is to be understood that both the foregoing general description and the following detailed description are by examples, and are intended to provide further explanation of the invention as claimed.
The semiconductor Read-Only Memory(ROM) device has advantages of small cell size and fully compatible standard CMOS logic process and therefore costs least price to manufacture compared to its counterpart memories like SRAM, DRAM or some Non-Volatile Memories, NVM including flash or EPROM memories. Usually, an ROM device has a matrix of ROM cells each is commonly composed of an N-type Metal Oxide Semiconductor (MOS) unit 1 with a fixed channel width and length as shown in
In contrast, the present invention provides a new design of ROM cell so that each ROM cell can store two or more bits of information. In a preferred embodiment illustrated below, each ROM cell has a channel width-to-length (W/L) ratio that corresponds to stored data of more than two bits of information. For example, a first ROM cell in an ROM device has a first channel W/L ratio and a second ROM cell in the ROM device has a second channel W/L ratio. Different channel W/L ratios cause different response current profiles so that the first ROM cell and the second ROM cell may have different stored values depending on their W/L ratios while a sensing mechanism is utilized for turning the response current profiles into data.
In addition, it can also be achieved to store more than two bits of information in a ROM cell by predetermining a threshold voltage of each ROM cell corresponding to the data to be stored in each ROM cell. An example for adjusting the threshold voltage of each ROM cell is to control the doping concentration of each ROM cell.
When the two techniques mentioned above are combined, further bits of information can be stored in each ROM cell of a ROM device. However, these two techniques can be applied separately. More detailed description for these techniques is disclosed below.
In a CMOS circuit, “Ground, or 0V” is mostly commonly used to represent a logic “0”, while a “Supply voltage, VDD” is mostly commonly used to represent a logic “1.” Data accessing of an ROM cell is done by applying an input voltage to a selected word line, WL, and another signal to a selected bit line, BL or a column. The word line selection is done by a word line decoder and a word line driver 7, as illustrated in
The sense amplifier 26 senses whether the bit line is above 22 or below 24 a predetermined voltage 23. The sense amplifier generates an output that is at one level of two voltage potentials. The first voltage potential corresponds with the voltage difference between the bit line and the bit line-bar being at a voltage level no less than a predetermined voltage. And the second voltage potential corresponds with the voltage difference between the bit line and the bit line-bar being at a voltage level less than a predetermined voltage. In a practical case, the output voltage of a sense amplifier swings from “Ground” to “Supply, VDD.”
The threshold voltage of an MOS device can widely change within a certain range of device length of both channel length, L and width, W as shown in
In the beginning of the ROM cell is turned on, the device enters the region so called “Linear” region in which region, the Ids increases linearly with the Vds. After it reaches so named “saturation” status 36, 37, the Ids will stay approximately constant no matter how higher the Vds increases. When the Vgs is fixed, the drain to source current will be approximately linearly proportional to the (W/L) 31.
Another embodiment of the present invention of the multi layer cell ROM, with a fixed channel length 56 and width 57, is the 3 additional masks 57 of diffusion which are applied to implant 3 more possibility of N+ ion doping which correspondingly makes 3 additional possibility of Vt levels 54. A total of 4 possibility of Vt levels 54 are achieved to make a cell represent 2 bits of logic states.
To achieve even higher density or said bits per cell under a reasonable die cost of area, a combination of multiple Vt and multiple (W/L) are applied to optimize the cots of die area and masks. In another embodiment of the present invention of the multi layer cell ROM, an ROM with 4 possible channel widths and 4 possible Vt are designed to make 16 possible Ids 58 and accordingly to achieve 4 logic state per cell 59.
The sensing scheme plays an important role in converting the memory cell information into final logic state. The main task goals of a sensing scheme are most likely: performance, reliability or said accuracy and for some degree of low power consumption. In the prior art of 1 bit per cell ROM, the sensing scheme has many options of designs. A conventional analog differential amplifier or a latch like dynamic amplifier all function well. In the present invention of the multi layer cell ROM, under the goal of 2 bits per cell, there are a need of 3 levels of reference voltages 61, 62, 63 to identify the 4 possible levels of bit line voltage which are generated by 4 possible degrees of different (W/L).
In the design of high density of semiconductor memory, for avoiding the error of data sensing caused by the device deviation and power supply or ground voltage bouncing can easily cause error of sensing, circuits of tracking the process deviation and supply voltage bouncing as shown in
The degree of difficulty shoots up in the design of 4 bits per cell ROM. The sensing scheme of bit line voltage differencing has much narrow sensing margin and hence the design of the sensing scheme of this MLC ROM of the 4 bits per cell is different from the one described above for the 2 bits per cell ROM. Unlike depending on the bit line voltage pulling speed, the I_ds through the ROM cell is precisely designed by 4 (W/L) and 4 (Vt) implant doping. A bias voltage 92 is applied to generate a stable output voltage and to supply current during sensing. The ROM cell can be implemented by an NMOS device 911 with the word line voltage going high to turn ON. The ROM cell can also be implemented by a PMOS device 912 with the word line being grounded to turn ON. In the density higher than 3 bits per cell, the margin of current sinking through the ROM cell becomes narrow if the ROM is implemented by an NMOS device since the (Vgs-Vt) is the limit of the current. So, it is preferable that the ROM cell is implemented by a PMOS device which has more flexibility and margin of deeper negative voltage levels as the threshold voltages. The ROM cell has 16 possibility of current sinking strength 95, 96, 97, 98 with the margin of 12 uA and a minimum current of 50 uA and the highest current 99 is around 200 uA.
For pursuing higher area efficiency, one of the embodiment of the present invention of the MLC ROM is to implement the ROM cells by using one kind of so named “flat cell” which is a popular cell in the design of the mask ROM. A “flat cell” is “contact-less” with all nodes, gate drain and source connected to the word line, bit line and ground correspondingly and applies two levels of threshold voltages to identify a logic “0” or a logic “1.” The difference between this invention and the prior art Mask ROM is the present invention has more than one ration of (W/L) with a little increase of flat cell size. For even higher density said 4 bits per cell, the present invention when using a flat cell ROM, more than 2 levels of threshold voltages are applied to combine with multiple ratios of (W/L) to achieve potential multiple levels of current flow through the device channel. The flat cell of the ROM can be implemented by an N-type device as well as a P-type device.
In pursuing higher density, the reliability becomes a critical issue. In multimedia applications, the MSB bits are more critical than the LSB bits. One of the embodiments of the present invention of the MLC ROM of 4 bits per cell density is shown in
As mentioned above the memory cell for 4 bits density might have differential margin of 3 uA. The prior art of sensing scheme of
One of the embodiments of the present invention of the MLC ROM of multiple bits per cell applies a new and operable sensing scheme with firstly converting the current to voltage as show in
With the reference voltage 113 as an input, a current to voltage converter 111 transforms the constant current through the ROM cell into a constant voltage level 112. Two comparators 114, 115 are the main component of the 4 bits ADC, analog-to-digital converter 116 implemented to convert the output voltage 112 of the current-to-voltage converter into two bits of output D1, D2, D3, D4 and latched into an output register 118, 115 separately. The 1st comparator 114 sense the 2 LSB bits of the output voltage of the current-to-voltage converter, while the 2nd comparator is to sense the 2 MSB bits. The 4 referencing voltages of each comparator are connected to the input of the comparator to be compared to the output of the current-to-voltage converter.
It will be apparent to those skilled in the art that various modifications and variations can be made to the structure of the present invention without departing from the scope or the spirit of the invention. In the view of the foregoing, it is intended that the present invention cover modifications and variations of this invention provided they fall within the scope of the following claims and their equivalents.
Chang, Thomas, Liaw, Ing-Ruey, Sung, Chih-Ta Star
Patent | Priority | Assignee | Title |
8837244, | Jul 06 2011 | MEDIATEK INC. | Memory output circuit |
9484110, | Jul 29 2013 | Qualcomm Incorporated | Mask-programmed read only memory with enhanced security |
Patent | Priority | Assignee | Title |
4394748, | Aug 18 1981 | Motorola, Inc. | ROM Column select circuit and sense amplifier |
4488065, | |||
4586163, | Sep 13 1982 | Toshiba Shibaura Denki Kabushiki Kaisha | Multi-bit-per-cell read only memory circuit |
4587477, | May 18 1984 | Hewlett-Packard Company | Binary scaled current array source for digital to analog converters |
5017919, | Jun 06 1990 | BANKBOSTON, N A , AS AGENT | Digital-to-analog converter with bit weight segmented arrays |
5331295, | Feb 03 1993 | National Semiconductor Corporation | Voltage controlled oscillator with efficient process compensation |
5351212, | Oct 11 1990 | Renesas Electronics Corporation | Non-volatile semiconductor memory device equipped with high-speed sense amplifier unit |
5572462, | Aug 02 1995 | ABEDNEJA ASSETS AG L L C | Multistate prom and decompressor |
5644312, | Nov 30 1994 | STMICROELECTRONICS N V | Rom encoder circuit for flash ADC'S with transistor sizing to prevent sparkle errors |
5689432, | Jan 17 1995 | Freescale Semiconductor, Inc | Integrated circuit design and manufacturing method and an apparatus for designing an integrated circuit in accordance with the method |
6549666, | Sep 20 1994 | Ricoh Corporation | Reversible embedded wavelet system implementation |
6643828, | Dec 14 2001 | SAMSUNG ELECTRONICS CO , LTD | Method for controlling critical circuits in the design of integrated circuits |
7084464, | Jul 10 2003 | STMicroelectronics, Inc.; STMicroelectronics, Inc | Library of cells for use in designing sets of domino logic circuits in a standard cell library, or the like, and method for using same |
20020060939, | |||
20040032293, | |||
20050201148, | |||
20050270860, | |||
20060008983, |
Executed on | Assignor | Assignee | Conveyance | Frame | Reel | Doc |
Nov 12 2004 | SUNG, CHIH-TA STAR | TAIWAN IMAGING TEK CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016047 | /0088 | |
Nov 12 2004 | CHANG, THOMAS | TAIWAN IMAGING TEK CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016047 | /0088 | |
Nov 12 2004 | LIAW, ING-RUEY | TAIWAN IMAGING TEK CORPORATION | ASSIGNMENT OF ASSIGNORS INTEREST SEE DOCUMENT FOR DETAILS | 016047 | /0088 | |
Dec 03 2004 | Taiwan Imagingtek Corporation | (assignment on the face of the patent) | / |
Date | Maintenance Fee Events |
Apr 26 2013 | REM: Maintenance Fee Reminder Mailed. |
May 19 2013 | M2551: Payment of Maintenance Fee, 4th Yr, Small Entity. |
May 19 2013 | M2554: Surcharge for late Payment, Small Entity. |
Dec 26 2016 | M2552: Payment of Maintenance Fee, 8th Yr, Small Entity. |
Feb 02 2021 | M2553: Payment of Maintenance Fee, 12th Yr, Small Entity. |
Date | Maintenance Schedule |
Sep 15 2012 | 4 years fee payment window open |
Mar 15 2013 | 6 months grace period start (w surcharge) |
Sep 15 2013 | patent expiry (for year 4) |
Sep 15 2015 | 2 years to revive unintentionally abandoned end. (for year 4) |
Sep 15 2016 | 8 years fee payment window open |
Mar 15 2017 | 6 months grace period start (w surcharge) |
Sep 15 2017 | patent expiry (for year 8) |
Sep 15 2019 | 2 years to revive unintentionally abandoned end. (for year 8) |
Sep 15 2020 | 12 years fee payment window open |
Mar 15 2021 | 6 months grace period start (w surcharge) |
Sep 15 2021 | patent expiry (for year 12) |
Sep 15 2023 | 2 years to revive unintentionally abandoned end. (for year 12) |